MCF5214CVF66 Freescale Semiconductor, MCF5214CVF66 Datasheet - Page 244

IC MPU 32BIT COLDF 256-MAPBGA

MCF5214CVF66

Manufacturer Part Number
MCF5214CVF66
Description
IC MPU 32BIT COLDF 256-MAPBGA
Manufacturer
Freescale Semiconductor
Series
MCF521xr
Datasheet

Specifications of MCF5214CVF66

Core Processor
Coldfire V2
Core Size
32-Bit
Speed
66MHz
Connectivity
CAN, EBI/EMI, I²C, SPI, UART/USART
Peripherals
DMA, LVD, POR, PWM, WDT
Number Of I /o
142
Program Memory Size
256KB (256K x 8)
Program Memory Type
FLASH
Ram Size
64K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 3.6 V
Data Converters
A/D 8x12b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
256-MAPBGA
Package
256MA-BGA
Device Core
ColdFire
Family Name
MCF521x
Maximum Speed
66 MHz
Operating Supply Voltage
3.3 V
Data Bus Width
32 Bit
Number Of Programmable I/os
142
Interface Type
QSPI/UART/I2C/CAN
On-chip Adc
8-chx10-bit
Number Of Timers
8
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MCF5214CVF66
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MCF5214CVF66J
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Signal Descriptions
14-4
SDRAM write enable
SDRAM bank selects
SDRAM clock enable
Reset in
Reset out
EXTAL
XTAL
Clock output
Clock mode
Reset configuration
External interrupts
Management data
Management data clock EMDC
Transmit clock
Transmit enable
Transmit data 0
Collision
Receive clock
Signal Name
MCF5282 and MCF5216 ColdFire Microcontroller User’s Manual, Rev. 3
Table 14-1. MCF5282 Signal Description (continued)
DRAMW
SDRAM_CS[1:0]
SCKE
RSTI
RSTO
EXTAL
XTAL
CLKOUT
CLKMOD[1:0]
RCON
IRQ[7:1]
EMDIO
ETXCLK
ETXEN
ETXD0
ECOL
ERXCLK
Abbreviation
(not available on MCF5214 and MCF5216)
Chip Configuration Module
External Interrupt Signals
Ethernet Module Signals
Clock and Reset Signals
Asserted to signify that a DRAM write
cycle is underway. Negated to indicate
a read cycle.
Interface to the chip-select lines of the
SDRAMs within a memory block.
SDRAM clock enable.
Asserted to enter reset exception
processing.
Automatically asserted with RSTI.
Negation indicates that the PLL has
regained its lock.
Driven by an external clock except
when used as a connection to the
external crystal.
Internal oscillator connection to the
external crystal.
Reflects the system clock.
Clock mode select
Reset configuration select
External interrupt sources.
Transfers control information between
the external PHY and the media
access controller.
for data transfers on the EMDIO signal.
ETXEN, ETXD[3:0], and ETXER.
present on the MII.
Asserted to indicate a collision.
ERXDV, ERXD[3:0], and ERXER.
Provides a timing reference to the PHY
Provides a timing reference for
Indicates when valid nibbles are
Serial output Ethernet data.
Provides a timing reference for
Function
I/O
I/O
O
O
O
O
O
O
O
O
O
I
I
I
I
I
I
I
I
Freescale Semiconductor
14-21
14-21
14-22
14-22
14-22
14-22
14-22
14-22
14-22
14-22
14-23
14-23
14-23
14-23
14-23
14-23
14-24
14-24
Page

Related parts for MCF5214CVF66