UPD70F3785GJ-GAE-AX Renesas Electronics America, UPD70F3785GJ-GAE-AX Datasheet - Page 1088

no-image

UPD70F3785GJ-GAE-AX

Manufacturer Part Number
UPD70F3785GJ-GAE-AX
Description
MCU 32BIT V850ES/JX3-E 144-LQFP
Manufacturer
Renesas Electronics America
Series
V850ES/Jx3-Er
Datasheet

Specifications of UPD70F3785GJ-GAE-AX

Core Processor
RISC
Core Size
32-Bit
Speed
50MHz
Connectivity
CSI, EBI/EMI, Ethernet, I²C, UART/USART, USB
Peripherals
DMA, LVD, PWM, WDT
Number Of I /o
100
Program Memory Size
512KB (512K x 8)
Program Memory Type
FLASH
Ram Size
124K x 8
Voltage - Supply (vcc/vdd)
2.85 V ~ 3.6 V
Data Converters
A/D 12x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
*
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
UPD70F3785GJ-GAE-AX
Manufacturer:
Renesas Electronics America
Quantity:
10 000
1086
Remark The AL bit is valid only in the single-shot mode.
Remarks 1. The CCERC bit is used to clear the C0ERC and C0INFO registers for re-initialization or
Remarks 1. Detection of a valid receive message frame is not dependent upon the existence or non-
CCERC
VALID
0
1
AL
0
1
0
1
2. When the C0ERC and C0INFO registers have been cleared, the CCERC bit is also cleared
3. The CCERC bit can be set to 1 at the same time as a request to change the initialization
4. If the CCERC bit is set to 1 immediately after the INIT mode is entered in the self test mode,
2. Clear the VALID bit (0) before changing the initialization mode to an operation mode.
3. If only two CAN nodes are connected to the CAN bus with one transmitting a message frame
4. To clear the VALID bit, set the Clear VALID bit to 1 first and confirm that the VALID bit is
The C0ERC and C0INFO registers are not cleared in the initialization mode.
The C0ERC and C0INFO registers are cleared in the initialization mode.
forced recovery from the bus-off status. This bit can be set to 1 only in the initialization mode.
to 0 automatically.
mode to an operation mode is made.
the receive data may be corrupted.
existence of the storage in the receive message buffer (data frame) or transmit message
buffer (remote frame).
in the normal mode and the other in the receive-only mode, since no ACK is generated in the
receive-only mode, the VALID bit is not set to 1 before the transmitting node enters the error
passive status.
cleared. If it is not cleared, perform clearing processing again.
Re-transmission is not executed in case of an arbitration loss in the single-shot mode.
Re-transmission is executed in case of an arbitration loss in the single-shot mode.
A valid message frame has not been received since the VALID bit was last cleared to 0.
A valid message frame has been received since the VALID bit was last cleared to 0.
CHAPTER 21 CAN CONTROLLER
User’s Manual U19601EJ2V0UD
Bit to set operation in case of arbitration loss
Valid receive message frame detection bit
Error counter clear bit
(2/4)

Related parts for UPD70F3785GJ-GAE-AX