TMPM362F10FG Toshiba, TMPM362F10FG Datasheet - Page 491

no-image

TMPM362F10FG

Manufacturer Part Number
TMPM362F10FG
Description
32BIT MICROCONTROLLER
Manufacturer
Toshiba
Series
TX03r
Datasheet

Specifications of TMPM362F10FG

Core Processor
ARM® Cortex-M3™
Core Size
32-Bit
Speed
64MHz
Connectivity
I²C, Microwire, SIO, SPI, SSP, UART/USART
Peripherals
DMA, WDT
Program Memory Size
1MB (1M x 8)
Program Memory Type
FLASH
Ram Size
64K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 3.6 V
Data Converters
A/D 16x10b
Package / Case
144-LQFP
Processor Series
TX03
Core
ARM Cortex M3
3rd Party Development Tools
MDK-ARM, RL-ARM, ULINK2
Product Summaries
Summary
Lead Free
Yes
Rohs Compatible Product(s)
Available
Rom (kbytes)
1024K
Rom Type
Flash
Ram (kbytes)
64K
Number Of Pins
144
Package
LQFP(20x20)
Vcc
3V
Cpu Mhz
64
Ssp (ch) Spi
1
I2c/sio (ch)
5
Uart/sio (ch)
12
Usb
-
Can
-
Ethernet
-
External Bus Interface
Y
Cs/wait Controller (ch)
4
Dma Controller
2
10-bit Da Converter
-
10-bit Ad Converter
16
12-bit Ad Converter
-
16-bit Timer / Counter
16
Motor / Igbt Control
-
Real Time Clock
1
Watchdog Timer
Y
Osc Freq Detect
-
Clock Gear
Y
Low-power Hold Function
Y
Remote Control Interface
Y
Hardware Cec Controller
Y
Comparators
-
Low-voltage Detector
-
Etm Hardware Trace
4-bit
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Operating Temperature
-
Number Of I /o
-
Eeprom Size
-
Oscillator Type
-
Lead Free Status / Rohs Status
 Details
Other names
Q5704184A

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
TMPM362F10FG
Manufacturer:
Freescale
Quantity:
488
Part Number:
TMPM362F10FG(C)
Manufacturer:
Toshiba
Quantity:
10 000
14.6.3
14.6.3.1
er the SBI is in the master or slave mode.
INTSBIx interrupt
if MST = 0
Then go to the slave-mode processing.
if TRX = 0
Then go to the receiver-mode processing.
if LRB = 0
Then go to processing for generating the stop condition.
SBIxCR1
SBIxDBR
End of interrupt processing.
At the end of a data word transfer, the INTSBIx interrupt is generated to test <MST> to determine wheth-
Transferring a Data Word
(1)
Test <TRX> to determine whether the SBI is configured as a transmitter or a receiver.
Master mode (<MST> = "1")
has eight bits, the data is written into SBIxDBR. If the data has different length, <BC[2:0]> and
<ACK> are programmed and the transmit data is written into SBIxDBR.Writing the data makes
<PIN> to "1", causing the SCL pin to generate a serial clock for transferring a next data word, and
the SDA pin to transfer the data word.
"0", and the SCL pin is pulled to the "Low" level.
Test <LRB>. If <LRB> is "1", that means the receiver requires no further data.
The master then generates the stop condition as described later to stop transmission.
If <LRB> is "0", that means the receiver requires further data.If the next data to be transmitted
After the transfer is completed, the INTSBIx interrupt request is generated, <PIN> is cleared to
To transmit more data words, test <LRB> again and repeat the above procedure.
Note:X; Don’t care
Transmitter mode (<TRX> = "1")
X
X
X
X
X
X
X
X
0
X
X
X
X
X
Page 467
X
X
Specifies the number of bits to be transmitted and
specify whether ACK is required.
Writes the transmit data.
TMPM362F10FG

Related parts for TMPM362F10FG