EVAL-ADUC7023QSPZ Analog Devices Inc, EVAL-ADUC7023QSPZ Datasheet - Page 86

no-image

EVAL-ADUC7023QSPZ

Manufacturer Part Number
EVAL-ADUC7023QSPZ
Description
KIT DEV FOR ADUC7023 QUICK START
Manufacturer
Analog Devices Inc
Type
MCUr
Datasheet

Specifications of EVAL-ADUC7023QSPZ

Contents
Board
Silicon Manufacturer
Analog Devices
Core Architecture
ARM
Core Sub-architecture
ARM7TDMI
Silicon Core Number
ADuC7023
For Use With/related Products
ARM7TDMI
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
ADuC7023
Secure Clear Bit (Watchdog Mode Only)
The secure clear bit is provided for a higher level of protection. When set, a specific sequential value must be written to T2CLRI to avoid a
watchdog reset. The value is a sequence generated by the 8-bit linear feedback shift register (LFSR) polynomial = X8 + X6 + X5 + X + 1
shown in Figure 45.
The initial value or seed is written to T2CLRI before entering watchdog mode. After entering watchdog mode, a write to T2CLRI must
match this expected value. If it matches, the LFSR is advanced to the next state when the counter reload happens. If it fails to match the
expected state, a reset is immediately generated, even if the count has not yet expired.
The value 0x00 should not be used as an initial seed due to the properties of the polynomial. The value 0x00 is always guaranteed to force
an immediate reset. The value of the LFSR cannot be read; it must be tracked/generated in software.
An example of a sequence follows:
1.
2.
3.
4.
5.
Enter initial seed, 0xAA, in T2CLRI before starting Timer2 in watchdog mode.
Enter 0xAA in T2CLRI; Timer2 is reloaded.
Enter 0x37 in T2CLRI; Timer2 is reloaded.
Enter 0x6E in T2CLRI; Timer2 is reloaded.
Enter 0x66. 0xDC was expected; the watchdog resets the chip.
CLOCK
Q
7
D
Q
6
D
Q
5
D
Rev. B | Page 86 of 96
Figure 45. 8-Bit LFSR
Q
4
D
Q
3
D
Q
2
D
Q
1
D
Q
0
D

Related parts for EVAL-ADUC7023QSPZ