M68EVB908GB60E Freescale Semiconductor, M68EVB908GB60E Datasheet - Page 210

BOARD EVAL FOR MC9S08GB60

M68EVB908GB60E

Manufacturer Part Number
M68EVB908GB60E
Description
BOARD EVAL FOR MC9S08GB60
Manufacturer
Freescale Semiconductor
Type
MCUr
Datasheet

Specifications of M68EVB908GB60E

Contents
Module and Misc Hardware
Processor To Be Evaluated
MC9S08GB
Data Bus Width
8 bit
Interface Type
RS-232
Silicon Manufacturer
Freescale
Core Architecture
HCS08
Core Sub-architecture
HCS08
Silicon Core Number
MC9S08
Silicon Family Name
S08GB
Kit Contents
GB60 Evaluation Kit
Rohs Compliant
Yes
For Use With/related Products
MC9S08GB60
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Inter-Integrated Circuit (IIC) Module
13.2.1.8
The clock synchronization mechanism can be used as a handshake in data transfer. Slave devices may hold
the SCL low after completion of one byte transfer (9 bits). In such case, it halts the bus clock and forces
the master clock into wait states until the slave releases the SCL line.
13.2.1.9
The clock synchronization mechanism can be used by slaves to slow down the bit rate of a transfer. After
the master has driven SCL low the slave can drive SCL low for the required period and then release it. If
the slave SCL low period is greater than the master SCL low period then the resulting SCL bus signal low
period is stretched.
13.3
The IIC is disabled after reset. The IIC cannot cause an MCU reset.
210
Resets
SCL1
SCL2
SCL
Handshaking
Clock Stretching
INTERNAL COUNTER RESET
Figure 13-4. IIC Clock Synchronization
MC9S08GB/GT Data Sheet, Rev. 2.3
DELAY
START COUNTING HIGH PERIOD
Freescale Semiconductor

Related parts for M68EVB908GB60E