ATTINY20-EK1 Atmel, ATTINY20-EK1 Datasheet - Page 57

no-image

ATTINY20-EK1

Manufacturer Part Number
ATTINY20-EK1
Description
KIT EVAL TOUCH ATTINY20
Manufacturer
Atmel
Datasheet

Specifications of ATTINY20-EK1

Sensor Type
*
Sensing Range
*
Interface
*
Sensitivity
*
Voltage - Supply
*
Embedded
*
Utilized Ic / Part
*
Silicon Manufacturer
Atmel
Core Architecture
AVR
Core Sub-architecture
TinyAVR
Kit Contents
Board
Svhc
No SVHC (15-Dec-2010)
Mcu Supported Families
ATtiny20
Tool / Board Applications
Microcontroller
Rohs Compliant
Yes
Tool Type
Development Kit
Cpu Core
AVR 8
Data Bus Width
8 bit
Processor To Be Evaluated
ATtiny20
Interface Type
Touch
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
8235B–AVR–04/11
Table 10-8 on page 57
overriding signals shown in
Table 10-8.
1.
2.
Table 10-9.
1.
Note:
Signal
PUOE
PUOV
DDOE
DDOV
PVOE
PVOV
PTOE
DIEOE
DIEOV
DI
AIO
Signal
PUOE
PUOV
DDOE
DDOV
PVOE
PVOV
PTOE
DIEOE
DIEOV
DI
AIO
RSTDISBL is 1 when the configuration bit is “0” (programmed)
CKOUT is 1 when the configuration bit is “0” (programmed)
EXT_CLOCK = external clock is selected as system clock.
When TWI is enabled the slew rate control and spike filter are activate on PB1. This is not illus-
trated in
TWEN • SPE • MSTR • SPI_MASTER_OUT +
RSTDISBL
RSTDISBL
TWEN + (SPE • MSTR) + OC1A_ENABLE
Overriding Signals for Alternate Functions in PB[3:2]
Overriding Signals for Alternate Functions in PB[1:0]
Figure 10-6 on page
PB3/
TWEN • (SPE + MSTR) • OC1A
PB1/OC1A/SDA/MOSI/PCINT9
PCINT11 Input
PCINT9 / SPI Slave Input
RESET/
RSTDISBL
(SPE • MSTR) + TWEN
RSTDISBL
RSTDISBL
(1)
(1)
and
TWEN • SDA_OUT
+ (PCINT11 • PCIE1)
PCINT9 • PCIE1
PCINT9 • PCIE1
• PCINT11 • PCIE1
1
0
0
0
Figure 10-6 on page
Table 10-9 on page 57
SDA Input
PCINT11
(1)
(1)
(1)
0
0
0
50. The spike filter is connected between AIOxn and the TWI.
CKOUT
OC1B_ENABLE • OC1B + CKOUT • (SPE + MSTR)
50.
PB2/INT0/OC0A/OC1B/MISO/CKOUT/PCINT10
CKOUT + OC0A_ENABLE + OC1B_ENABLE +
SPI_SLAVE_OUT + CKOUT • (SPE + MSTR) •
relate the alternate functions of Port B to the
(2)
INT0 / PCINT10 / SPI Master Input
• System Clock + CKOUT • SPE • MSTR •
(PCINT10 • PCIE1) + INT0
CKOUT
(PCINT10 • PCIE1) + INT0
• OC1B_ENABLE • OC0A
EXT_CLOCK
( EXT_CLOCK
(EXT_CLOCK
CLOCK / PCINT8 / T0 Input
(SPE • MSTR)
PB0/T0/CLKI/PCINT8
(2)
CKOUT
CKOUT
+ (SPE • MSTR)
EXT_CLOCK
EXT_CLOCK
EXT_CLOCK
0
0
(1)
(1)
(1)
(2)
(2)
+ (PCINT8 • PCIE1)
• PCINT8 • PCIE1)
0
0
0
0
• PWR_DOWN ) +
ATtiny20
(1)
(1)
(1)
57

Related parts for ATTINY20-EK1