ATTINY20-EK1 Atmel, ATTINY20-EK1 Datasheet - Page 15

no-image

ATTINY20-EK1

Manufacturer Part Number
ATTINY20-EK1
Description
KIT EVAL TOUCH ATTINY20
Manufacturer
Atmel
Datasheet

Specifications of ATTINY20-EK1

Sensor Type
*
Sensing Range
*
Interface
*
Sensitivity
*
Voltage - Supply
*
Embedded
*
Utilized Ic / Part
*
Silicon Manufacturer
Atmel
Core Architecture
AVR
Core Sub-architecture
TinyAVR
Kit Contents
Board
Svhc
No SVHC (15-Dec-2010)
Mcu Supported Families
ATtiny20
Tool / Board Applications
Microcontroller
Rohs Compliant
Yes
Tool Type
Development Kit
Cpu Core
AVR 8
Data Bus Width
8 bit
Processor To Be Evaluated
ATtiny20
Interface Type
Touch
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
5. Memories
5.1
5.2
8235B–AVR–04/11
In-System Re-programmable Flash Program Memory
Data Memory
This section describes the different memories in the ATtiny20. The device has two main memory
areas, the program memory space and the data memory space.
The ATtiny20 contains 2K byte on-chip, in-system reprogrammable Flash memory for program
storage. Since all AVR instructions are 16 or 32 bits wide, the Flash is organized as 1024 x 16.
The Flash memory has an endurance of at least 10,000 write/erase cycles. The ATtiny20 Pro-
gram Counter (PC) is 10 bits wide, thus capable of addressing the 1024 program memory
locations, starting at 0x000.
on Flash data serial downloading.
Constant tables can be allocated within the entire address space of program memory. Since pro-
gram memory can not be accessed directly, it has been mapped to the data memory. The
mapped program memory begins at byte address 0x4000 in data memory (see
page
must be addressed starting from 0x4000 when accessed via the data memory.
Internal write operations to Flash program memory have been disabled and program memory
therefore appears to firmware as read-only. Flash memory can still be written to externally but
internal write operations to the program memory area will not be succesful.
Timing diagrams of instruction fetch and execution are presented in
ing” on page
Data memory locations include the I/O memory, the internal SRAM memory, the non-volatile
memory lock bits, and the Flash memory. See
the ATtiny20 memory space is organized.
The first 64 locations are reserved for I/O memory, while the following 128 data memory loca-
tions (from 0x0040 to 0x00BF) address the internal data SRAM.
The non-volatile memory lock bits and all the Flash memory sections are mapped to the data
memory space. These locations appear as read-only for device firmware.
The four different addressing modes for data memory are direct, indirect, indirect with pre-decre-
ment, and indirect with post-increment. In the register file, registers R26 to R31 function as
pointer registers for indirect addressing.
The IN and OUT instructions can access all 64 locations of I/O memory. Direct addressing using
the LDS and STS instructions reaches the 128 locations between 0x0040 and 0x00BF.
The indirect addressing reaches the entire data memory space. When using indirect addressing
modes with automatic pre-decrement and post-increment, the address registers X, Y, and Z are
decremented or incremented.
16). Although programs are executed starting from address 0x000 in program memory it
10.
“Memory Programming” on page 163
Figure 5-1 on page 16
contains a detailed description
“Instruction Execution Tim-
for an illustration on how
ATtiny20
Figure 5-1 on
15

Related parts for ATTINY20-EK1