PCF8576DT/2,118 NXP Semiconductors, PCF8576DT/2,118 Datasheet - Page 22

IC LCD DRIVER 40/160SEG 56TSSOP

PCF8576DT/2,118

Manufacturer Part Number
PCF8576DT/2,118
Description
IC LCD DRIVER 40/160SEG 56TSSOP
Manufacturer
NXP Semiconductors
Datasheet

Specifications of PCF8576DT/2,118

Package / Case
56-TSSOP
Display Type
LCD
Configuration
40 Segment
Interface
I²C
Current - Supply
24µA
Voltage - Supply
1.8 V ~ 5.5 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Number Of Digits
20
Number Of Segments
160
Maximum Clock Frequency
400 KHz
Operating Supply Voltage
1.8 V to 5.5 V
Maximum Power Dissipation
400 mW
Maximum Operating Temperature
+ 85 C
Maximum Supply Current
50 mA
Minimum Operating Temperature
- 40 C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
568-4703 - DEMO BOARD LCD GRAPHIC DRIVER
Digits Or Characters
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
568-3558-2
935276166118
PCF8576DT/2-T
NXP Semiconductors
PCF8576D
Product data sheet
7.16.2 START and STOP conditions
7.16.3 System configuration
7.16.4 Acknowledge
Both data and clock lines remain HIGH when the bus is not busy.
A HIGH-to-LOW transition of the data line while the clock is HIGH is defined as the START
condition - S.
A LOW-to-HIGH transition of the data line while the clock is HIGH is defined as the STOP
condition - P (see
A device generating a message is a transmitter, a device receiving a message is the
receiver. The device that controls the message is the master and the devices which are
controlled by the master are the slaves (see
The number of data bytes transferred between the START and STOP conditions from
transmitter to receiver is unlimited. Each byte of eight bits is followed by an acknowledge
cycle.
Fig 14. Definition of START and STOP conditions
Fig 15. System configuration
A slave receiver which is addressed must generate an acknowledge after the
reception of each byte.
Also a master receiver must generate an acknowledge after the reception of each
byte that has been clocked out of the slave transmitter.
The device that acknowledges must pull-down the SDA line during the acknowledge
clock pulse, so that the SDA line is stable LOW during the HIGH period of the
acknowledge related clock pulse (set-up and hold times must be taken into
consideration).
SCL
SDA
SDA
SCL
TRANSMITTER/
RECEIVER
MASTER
START condition
All information provided in this document is subject to legal disclaimers.
Figure
S
Rev. 10 — 14 February 2011
14).
RECEIVER
SLAVE
TRANSMITTER/
RECEIVER
Universal LCD driver for low multiplex rates
SLAVE
Figure
15).
TRANSMITTER
MASTER
STOP condition
PCF8576D
P
TRANSMITTER/
© NXP B.V. 2011. All rights reserved.
RECEIVER
MASTER
mbc622
mga807
SDA
SCL
22 of 50

Related parts for PCF8576DT/2,118