M24LR04E-RDW6T/2 STMicroelectronics, M24LR04E-RDW6T/2 Datasheet - Page 38

no-image

M24LR04E-RDW6T/2

Manufacturer Part Number
M24LR04E-RDW6T/2
Description
EEPROM 4-Kbit Dual EEPROM 1.8 to 5.5V 13.56Mhz
Manufacturer
STMicroelectronics
Datasheet

Specifications of M24LR04E-RDW6T/2

Product Category
EEPROM
Memory Size
4 Kbit
Maximum Clock Frequency
400 KHz
Maximum Operating Current
20 uA
Operating Supply Voltage
1.8 V to 5.5 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Package / Case
TSSOP-8
Factory Pack Quantity
1

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M24LR04E-RDW6T/2
Manufacturer:
ST
0
Part Number:
M24LR04E-RDW6T/2
Manufacturer:
ST
Quantity:
20 000
I
5.11
5.12
5.13
5.14
5.15
38/142
2
C device operation
Read operations
Read operations are performed independently of the state of the I2C_Write_Lock bit.
After the successful completion of a read operation, the device’s internal address counter is
incremented by one, to point to the next byte address.
Random Address Read
A dummy write is first performed to load the address into this address counter (as shown in
Figure
condition, and repeats the device select code, with the Read/Write bit (RW) set to 1. The
device acknowledges this, and outputs the contents of the addressed byte. The bus master
must not acknowledge the byte, and terminates the transfer with a Stop condition.
Current Address Read
For the Current Address Read operation, following a Start condition, the bus master only
sends a device select code with the Read/Write bit (RW) set to 1. The device acknowledges
this, and outputs the byte addressed by the internal address counter. The counter is then
incremented. The bus master terminates the transfer with a Stop condition, as shown in
Figure
Sequential Read
This operation can be used after a Current Address Read or a Random Address Read. The
bus master does acknowledge the data byte output, and sends additional clock pulses so
that the device continues to output the next byte in sequence. To terminate the stream of
bytes, the bus master must not acknowledge the last byte, and must generate a Stop
condition, as shown in
The output data come from consecutive addresses, with the internal address counter
automatically incremented after each byte output. After the last memory address, the
address counter “rolls-over”, and the device continues to output data from memory
address 00h.
Acknowledge in Read mode
For all Read commands, the device waits, after each byte read, for an acknowledgment
during the ninth bit time. If the bus master does not drive Serial Data (SDA) low during this
time, the device terminates the data transfer and switches to its Standby mode.
11) but without sending a Stop condition. Then, the bus master sends another Start
11, without acknowledging the byte.
Figure
Doc ID 022208 Rev 5
11.
M24LR04E-R

Related parts for M24LR04E-RDW6T/2