LPC1313FHN33/01,51 NXP Semiconductors, LPC1313FHN33/01,51 Datasheet - Page 19

no-image

LPC1313FHN33/01,51

Manufacturer Part Number
LPC1313FHN33/01,51
Description
ARM Microcontrollers - MCU CortexM3 32bit 32KB
Manufacturer
NXP Semiconductors
Datasheet

Specifications of LPC1313FHN33/01,51

Rohs
yes
Core
ARM Cortex M3
Processor Series
LPC1313
Data Bus Width
32 bit
Maximum Clock Frequency
72 MHz
Program Memory Size
32 KB
Data Ram Size
8 KB
On-chip Adc
Yes
Operating Supply Voltage
2 V to 3.6 V
Package / Case
HVQFN-33
Mounting Style
SMD/SMT
Factory Pack Quantity
4000
NXP Semiconductors
LPC1311_13_42_43
Product data sheet
7.6.1 Features
7.6.2 Interrupt sources
7.8.1 Features
7.7 IOCONFIG block
7.8 Fast general purpose parallel I/O
Each peripheral device has one interrupt line connected to the NVIC but may have several
interrupt flags. Individual interrupt flags may also represent more than one interrupt
source.
Any GPIO pin (total of up to 42 pins) regardless of the selected function, can be
programmed to generate an interrupt on a level, or rising edge or falling edge, or both.
The IOCONFIG block allows selected pins of the microcontroller to have more than one
function. Configuration registers control the multiplexers to allow connection between the
pin and the on-chip peripherals.
Peripherals should be connected to the appropriate pins prior to being activated and prior
to any related interrupt(s) being enabled. Activity of any enabled peripheral function that is
not mapped to a related pin should be considered undefined.
Device pins that are not connected to a specific peripheral function are controlled by the
GPIO registers. Pins may be dynamically configured as inputs or outputs. Multiple outputs
can be set or cleared in one write operation.
LPC1311/13/42/43 use accelerated GPIO functions:
Additionally, any GPIO pin (total of up to 42 pins) providing a digital function can be
programmed to generate an interrupt on a level, a rising or falling edge, or both.
Controls system exceptions and peripheral interrupts.
On the LPC1311/13/42/43, the NVIC supports up to 17 vectored interrupts. In
addition, up to 40 of the individual GPIO inputs are NVIC-vector capable.
8 programmable interrupt priority levels, with hardware priority level masking
Relocatable vector table.
Software interrupt generation.
GPIO block is a dedicated AHB peripheral so that the fastest possible I/O timing can
be achieved.
Entire port value can be written in one instruction.
Bit level port registers allow a single instruction to set or clear any number of bits in
one write operation.
Direction control of individual bits.
All I/O default to inputs with pull-up resistors enabled after reset with the exception of
the I
Pull-up/pull-down resistor configuration can be programmed through the IOCONFIG
block for each GPIO pin.
2
C-bus pins PIO0_4 and PIO0_5.
All information provided in this document is subject to legal disclaimers.
Rev. 5 — 6 June 2012
32-bit ARM Cortex-M3 microcontroller
LPC1311/13/42/43
© NXP B.V. 2012. All rights reserved.
19 of 74

Related parts for LPC1313FHN33/01,51