LPC1313FHN33/01,51 NXP Semiconductors, LPC1313FHN33/01,51 Datasheet - Page 17

no-image

LPC1313FHN33/01,51

Manufacturer Part Number
LPC1313FHN33/01,51
Description
ARM Microcontrollers - MCU CortexM3 32bit 32KB
Manufacturer
NXP Semiconductors
Datasheet

Specifications of LPC1313FHN33/01,51

Rohs
yes
Core
ARM Cortex M3
Processor Series
LPC1313
Data Bus Width
32 bit
Maximum Clock Frequency
72 MHz
Program Memory Size
32 KB
Data Ram Size
8 KB
On-chip Adc
Yes
Operating Supply Voltage
2 V to 3.6 V
Package / Case
HVQFN-33
Mounting Style
SMD/SMT
Factory Pack Quantity
4000
NXP Semiconductors
7. Functional description
LPC1311_13_42_43
Product data sheet
7.1 Architectural overview
7.2 ARM Cortex-M3 processor
7.3 On-chip flash program memory
7.4 On-chip SRAM
7.5 Memory map
The ARM Cortex-M3 includes three AHB-Lite buses: the system bus, the I-code bus, and
the D-code bus (see
system bus and are used similarly to TCM interfaces: one bus dedicated for instruction
fetch (I-code) and one bus for data access (D-code). The use of two core buses allows for
simultaneous operations if concurrent operations target different devices.
The ARM Cortex-M3 is a general purpose, 32-bit microprocessor, which offers high
performance and very low power consumption. The ARM Cortex-M3 offers many new
features, including a Thumb-2 instruction set, low interrupt latency, hardware multiply and
divide, interruptible/continuable multiple load and store instructions, automatic state save
and restore for interrupts, tightly integrated interrupt controller, and multiple core buses
capable of simultaneous accesses.
Pipeline techniques are employed so that all parts of the processing and memory systems
can operate continuously. Typically, while one instruction is being executed, its successor
is being decoded, and a third instruction is being fetched from memory.
The ARM Cortex-M3 processor is described in detail in the Cortex-M3 Technical
Reference Manual which is available on the official ARM website.
The LPC1311/13/42/43 contain 32 kB (LPC1313 and LPC1343), 16 kB (LPC1342), or
8 kB (LPC1311) of on-chip flash memory.
The LPC1311/13/42/43 contain a total of 8 kB (LPC1343 and LPC1313) or 4 kB (LPC1342
and LPC1311) on-chip static RAM memory.
The LPC1311/13/42/43 incorporate several distinct memory regions.
overall map of the entire address space from the user program viewpoint following reset.
The interrupt vector area supports address remapping.
The AHB peripheral area is 2 MB in size and is divided to allow for up to 128 peripherals.
The APB peripheral area is 512 kB in size and is divided to allow for up to 32 peripherals.
Each peripheral of either type is allocated 16 kB of space. This allows simplifying the
address decoding for each peripheral.
All information provided in this document is subject to legal disclaimers.
Figure
Rev. 5 — 6 June 2012
1). The I-code and D-code core buses are faster than the
32-bit ARM Cortex-M3 microcontroller
LPC1311/13/42/43
Figure 6
© NXP B.V. 2012. All rights reserved.
shows the
17 of 74

Related parts for LPC1313FHN33/01,51