78P2352-IEL TERIDIAN [Teridian Semiconductor Corporation], 78P2352-IEL Datasheet - Page 8

no-image

78P2352-IEL

Manufacturer Part Number
78P2352-IEL
Description
Dual Channel OC-3/ STM1-E/ E4 LIU
Manufacturer
TERIDIAN [Teridian Semiconductor Corporation]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
78P2352-IEL/F
Manufacturer:
Maxim Integrated
Quantity:
10 000
Part Number:
78P2352-IELR/F
Manufacturer:
Maxim Integrated
Quantity:
10 000
In SW mode only, a Full Remote (digital) Loopback
bit FLBK is also available in the Advanced Tx
Control register. This loopback exercises the entire
Rx and Tx paths of the 78P2352 including the Tx
clock recovery unit. As such, the user must enable
either Serial Plesiochronous or Serial Loop-timing
transmit modes to utilize the Full Remote (digital)
Loopback.
INTERNAL POWER-ON RESET
Power-On Reset (POR) function is provided on chip.
Roughly 50µs after Vcc reaches 2.4V at power up, a
reset pulse is internally generated. This resets all
registers to their default values as well as all state
machines within the transceiver to known initial
values. The reset signal is also brought out to the
PORB pin.
analog pin that allows for the following:
NOTE: Do not pull-up the PORB pin to Vcc or drive
this pin high during power-up. This will prevent the
internal reset generator from resetting the entire chip
and may result in errors.
Page: 8 of 42
SOxCKP/N
POx[3:0]D
SIxCKP/N
SOxDP/N
PIx[3:0]D
SIxDP/N
PTOxCK
POxCK
PIxCK
Override the internal POR signal by driving in
an external active low reset signal;
Use the internally generated POR signal to
trigger other resets;
Add external capacitor to slow down the
release of power-on reset (approximately 8µs
per nF added).
Figure 8: Remote (Digital) Loopback
Lock Detect
Tx CDR
The PORB pin is a special function
Decoder
CMI
PMOD, SMOD[1:0], PAR
FIFO
Lock Detect
Rx CDR
EACH CHANNEL: Tx
EACH CHANNEL: Rx
CMI
Encoder
CMI
Adaptive
Eq.
LOS Detect
2006 Teridian Semiconductor Corporation
RLBK
LLBK
ECLxP/N
TXxCKP/N
CMIxP/N
RXxP/N
SERIAL CONTROL INTERFACE
The serial port controlled registers allows a generic
controller to interface with the 78P2352. It is used
for mode settings, diagnostics and test, retrieval of
status and performance information, and for on-chip
fuse trimming during production test. The SPSL pin
must be high in order to use the serial port.
The serial interface consists of four pins: Serial Port
Enable (SEN_CMI), Serial Clock (SCK_MON), Serial
Data In (SDI_PAR), and Serial Data Out (SDO_E4).
If SDI_PAR coming out of the micro-controller chip is
also tri-state capable, SDI_PAR and SDO_E4 can
be connected together to simplify connections. The
maximum clock frequency for register access is
20MHz.
PROGRAMMABLE INTERRUPTS
In addition to the receiver LOS and LOL status pins,
the 78P2352 provides a programmable interrupt for
each transmitter.
In HW control mode, the default events that trigger
the Tx interrupt is a transmit Loss of Lock (TXLOL)
or FIFO error (FERR).
The SEN_CMI pin initiates the read and write
operations.
particular device allowing SCK_MON, SDI_PAR
and SDO_E4 to be bussed together.
SCK_MON is the clock input that times the data
on SDI_PAR and SDO_E4. Data on SDI_PAR
is latched in on the rising-edge of SCK_MON,
and data on SDO_E4 is clocked out using the
falling edge of SCK_MON.
SDI_PAR is used to insert mode, address, and
register data into the chip. Address and Data
information are input least significant bit (LSB)
first. The mode and address bit assignment and
register table are shown in the following section.
SDO_E4 is a tri-state capable output. It is used
to output register data during a read operation.
SDO_E4 output is normally high impedance,
and is enabled only during the duration when
register data is being clocked out. Read data is
clocked out least significant bit (LSB) first.
It can also be used to select a
OC-3/ STM1-E/ E4 LIU
Dual Channel
78P2352
Rev. 2.4

Related parts for 78P2352-IEL