FDC37B787QF SMSC [SMSC Corporation], FDC37B787QF Datasheet - Page 177

no-image

FDC37B787QF

Manufacturer Part Number
FDC37B787QF
Description
Super I/O Controller with ACPI Support, Real Time Clock and Consumer IR
Manufacturer
SMSC [SMSC Corporation]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
FDC37B787QFP
Quantity:
1 000
Note 1: A logical device will be active and powered up according to the following equation:
DEVICE ON (ACTIVE) = (Activate Bit SET or Pwr/Control Bit SET).
The Logical device's Activate Bit and its Pwr/Control Bit are linked such that setting or clearing one sets or
clears the other.
Note: If the I/O Base Addr of the logical device is not within the Base I/O range as shown in the Logical
Device I/O map, then read or write is not valid and is ignored.
Note 2. The activate bit for Logical Device 5 (Serial Port 2) is reset on Vtr POR only.
DMA Channel Select
Default = 0x04
on Vcc POR or
Reset_Drv
32-Bit Memory
Space Configuration
Logical Device
Logical Device
Config.
Reserved
LOGICAL DEVICE
REGISTER
(0xA9-0xDF)
(0xE0-0xFE)
(0x76-0xA8)
(0x71,0x73)
(0x74,0x75)
ADDRESS
0xFF
Reserved - not implemented.
locations ignore writes and return zero when read.
Only 0x74 is implemented for FDC, Serial Port 2 and
Parallel port. 0x75 is not implemented and ignores
writes and returns zero when read. Refer to DMA
Channel Configuration.
Reserved - not implemented.
locations ignore writes and return zero when read.
Reserved - not implemented.
locations ignore writes and return zero when read.
Reserved - Vendor Defined (see SMSC defined
Logical Device Configuration Registers)
Reserved
180
DESCRIPTION
These register
These register
These register
STATE
C
C
C
C

Related parts for FDC37B787QF