PIC18F25J11-I/PT MICROCHIP [Microchip Technology], PIC18F25J11-I/PT Datasheet - Page 128

no-image

PIC18F25J11-I/PT

Manufacturer Part Number
PIC18F25J11-I/PT
Description
28/44-Pin, Low-Power, High-Performance Microcontrollers with nanoWatt XLP Technology
Manufacturer
MICROCHIP [Microchip Technology]
Datasheet
PIC18F46J11 FAMILY
REGISTER 9-3:
REGISTER 9-4:
DS39932C-page 128
bit 7
Legend:
R = Readable bit
-n = Value at POR
bit 7-2
bit 1
bit 0
bit 7
Legend:
R = Readable bit
-n = Value at POR
bit 7-3
bit 2-1
bit 0
Note 1:
U-0
U-0
To enable the actual RTCC output, the RTCOE (RTCCFG<2>) bit needs to be set.
Unimplemented: Read as ‘0’
RTSECSEL<1:0>: RTCC Seconds Clock Output Select bits
11 = Reserved; do not use
10 = RTCC source clock is selected for the RTCC pin (can be INTRC or T1OSC, depending on the
01 = RTCC seconds clock is selected for the RTCC pin
00 = RTCC alarm pulse is selected for the RTCC pin
PMPTTL: PMP Module TTL Input Buffer Select bit
1 = PMP module uses TTL input buffers
0 = PMP module uses Schmitt Trigger input buffers
Unimplemented: Read as ‘0’
SPI2OD: SPI2 Open-Drain Output Enable bit
1 = Open-drain capability enabled
0 = Open-drain capability disabled
SPI1OD: SPI1 Open-Drain Output Enable bit
1 = Open-drain capability enabled
0 = Open-drain capability disabled
U-0
U-0
RTCOSC (CONFIG3L<1>) setting)
ODCON3: PERIPHERAL OPEN-DRAIN CONTROL REGISTER 3 (BANKED F40h)
PADCFG1: PAD CONFIGURATION CONTROL REGISTER 1 (BANKED F3Ch)
W = Writable bit
‘1’ = Bit is set
W = Writable bit
‘1’ = Bit is set
U-0
U-0
U-0
U-0
U = Unimplemented bit, read as ‘0’
‘0’ = Bit is cleared
U = Unimplemented bit, read as ‘0’
‘0’ = Bit is cleared
U-0
U-0
RTSECSEL1
(1)
R/W-0
U-0
(1)
RTSECSEL0
x = Bit is unknown
© 2009 Microchip Technology Inc.
x = Bit is unknown
SPI2OD
R/W-0
R/W-0
(1)
PMPTTL
SPI1OD
R/W-0
R/W-0
bit 0
bit 0

Related parts for PIC18F25J11-I/PT