lan91c100 Standard Microsystems Corp., lan91c100 Datasheet - Page 76

no-image

lan91c100

Manufacturer Part Number
lan91c100
Description
Feast ? Ast Ethernet Controller
Manufacturer
Standard Microsystems Corp.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
lan91c100FD-SS
Manufacturer:
SMSC
Quantity:
20 000
Part Number:
lan91c100FDQFP
Manufacturer:
SMSC
Quantity:
1 831
Part Number:
lan91c100FDQFP
Manufacturer:
SMSC
Quantity:
20 000
Part Number:
lan91c100FDTQFP
Manufacturer:
SMSC
Quantity:
1 831
Part Number:
lan91c100FDTQFP
Manufacturer:
SMSC
Quantity:
20 000
EISA 32 BIT SLAVEEISA 32 BIT SLAVEEISA 32 BIT SLAVEEISA 32 BIT SLAVEEISA 32 BIT
SLAVEEISA 32 BIT SLAVEEISA 32 BIT SLAVEEISA 32 BIT SLAVEEISA 32 BIT SLAVE
On EISA, the LAN91C100 is accessed as a 32
bit I/O slave, along with a Slave DMA type "C"
data path option. As an I/O slave, the
LAN91C100 uses asynchronous accesses. In
creating nRD and nWR inputs, the timing
information is externally derived from nCMD
edges. Given that the access will be at least 1.5
to 2 clocks (more than 180ns at least) there is
no need to negate EXRDY, simplifying the EISA
interface
combined with
combined with
Latched W-R
Latched W-R
nBE0, nBE1,
nBE2, nBE3
EISA BUS
RESDRV
nSTART
SIGNAL
LA2-15
nCMD
nCMD
M/nIO
IRQn
AEN
implementation.
LAN91C100 SIGNAL
INTR0-INTR3
nBE0, nBE1,
nBE2, nBE3
Table 5 - EISA 32 Bit Slave Signal Connections
A2-A15
RESET
nADS
nWR
AEN
nRD
As
a
DMA
Address bus used for I/O space and register decoding,
latched by nADS (nSTART) trailing edge.
Qualifies valid I/O decoding - enabled access when low.
These signals are externally ORed. Internally the AEN pin
is latched by nADS rising edge and transparent while
nADS is low.
I/O Read strobe - Asynchronous read accesses. Address
is valid before its leading edge. Must not be active during
DMA bursts if DMA is supported.
I/O Write strobe - Asynchronous write access. Address is
valid before leading edge. Data latched on trailing edge.
supported.
Address strobe is connected to EISA nSTART.
Byte enables. Latched on nADS rising edge.
Interrupts used as active high edge triggered.
Must not be active during DMA bursts if DMA is
76
Slave, the LAN91C100 accepts burst transfers,
and is able to sustain the peak rate of one
doubleword every BCLK. Doubleword alignment
is assumed for DMA transfers. Up to 3 extra
bytes in the beginning and at the end of the
transfer should be moved by the CPU using I/O
accesses to the Data Register. The LAN91C100
will sample EXRDY and postpone DMA cycles if
the memory cycle solicits wait states.
NOTES

Related parts for lan91c100