lan91c100 Standard Microsystems Corp., lan91c100 Datasheet - Page 23

no-image

lan91c100

Manufacturer Part Number
lan91c100
Description
Feast ? Ast Ethernet Controller
Manufacturer
Standard Microsystems Corp.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
lan91c100FD-SS
Manufacturer:
SMSC
Quantity:
20 000
Part Number:
lan91c100FDQFP
Manufacturer:
SMSC
Quantity:
1 831
Part Number:
lan91c100FDQFP
Manufacturer:
SMSC
Quantity:
20 000
Part Number:
lan91c100FDTQFP
Manufacturer:
SMSC
Quantity:
1 831
Part Number:
lan91c100FDTQFP
Manufacturer:
SMSC
Quantity:
20 000
I/O SPACE - BANK0
This register holds bits programmed by the CPU to control some of the protocol transmit options.
EPH_LOOP
block. Serial data is looped back when set.
Defaults low.
following transmit outputs are forced inactive:
TXD0-3=0h, TXEN100=TXEN=0, TXD=1.
following
CRS=CRS100=0,
RX_DV=RX_ER=0.
STP_SQET Stop transmission on SQET error.
If set, stops and disables transmitter on SQE
test error. Does not stop on SQET error and
transmits next frame if clear. Defaults low.
FDUPLX
operation. This will cause frames to be received
if they pass the address filter regardless of the
source for the frame. When clear the node will
not receive a frame sourced by itself.
MON_CSN
monitors carrier while transmitting. It must see
its own carrier by the end of the preamble. If it
is not seen, or if carrier is lost during
transmission, the transmitter aborts the frame
BYTE
BYTE
HIGH
LOW
OFFSET
0
external
When set it enables full duplex
PAD_EN
Internal loopback at the EPH
When EPH_LOOP is high, the
When
X
0
TRANSMIT CONTROL REGISTER
inputs
set,
X
X
the
COL=COL100=0,
are
LAN91C100
LOOP
EPH
NAME
0
X
blocked:
The
SQET
STP
23
X
0
without CRC and turns itself off. When this bit
is clear the transmitter ignores its own carrier.
Defaults low.
NOCRC Does not append CRC to transmitted
frames when set; allows software to insert the
desired CRC. Defaults to 0 (CRC inserted).
PAD_EN When set, the LAN91C100 will pad
transmit frames shorter than 64 bytes with 00.
Does not pad frames when reset.
FORCOL When set, the transmitter will force a
collision by not deferring deliberately. After the
collision this bit is reset automatically. This bit
defaults low to normal operation.
LOOP Loopback. General purpose output port
used to control the LBK pin. Typically used to
put the PHY chip in loopback mode.
TXENA Transmit enabled when set. Transmit
is disabled if clear. When the bit is cleared, the
LAN91C100
transmission before stopping. When stopping
due to an error, this bit is automatically cleared.
FDUPLX
X
0
READ/WRITE
FORCOL
will
TYPE
MON_
CSN
0
0
complete
LOOP
X
0
SYMBOL
the
TCR
NOCRC
TXENA
current
0
0

Related parts for lan91c100