PCA9670BS,118 NXP Semiconductors, PCA9670BS,118 Datasheet - Page 14

IC I/O EXPANDER I2C 8B 16HVQFN

PCA9670BS,118

Manufacturer Part Number
PCA9670BS,118
Description
IC I/O EXPANDER I2C 8B 16HVQFN
Manufacturer
NXP Semiconductors
Datasheet

Specifications of PCA9670BS,118

Package / Case
16-VQFN Exposed Pad, 16-HVQFN, 16-SQFN, 16-DHVQFN
Interface
I²C
Number Of I /o
8
Interrupt Output
No
Frequency - Clock
1MHz
Voltage - Supply
2.3 V ~ 5.5 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Includes
POR
Logic Family
PCA9670
Number Of Lines (input / Output)
8.0 / 8.0
Operating Supply Voltage
2.3 V to 5.5 V
Power Dissipation
400 mW
Operating Temperature Range
- 40 C to + 85 C
Input Voltage
5.5 V
Logic Type
I/O Expander
Maximum Clock Frequency
1 MHz
Mounting Style
SMD/SMT
Number Of Input Lines
8.0
Number Of Output Lines
8.0
Output Current
50 mA
Output Voltage
5.5 V
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
Other names
935282714118
PCA9670BS-T
PCA9670BS-T
NXP Semiconductors
PCA9670_2
Product data sheet
Fig 16. System configuration
SDA
SCL
TRANSMITTER/
RECEIVER
MASTER
9.2 System configuration
9.3 Acknowledge
A device generating a message is a ‘transmitter'; a device receiving is the ‘receiver'. The
device that controls the message is the ‘master' and the devices which are controlled by
the master are the ‘slaves' (see
The number of data bytes transferred between the START and the STOP conditions from
transmitter to receiver is not limited. Each byte of eight bits is followed by one
acknowledge bit. The acknowledge bit is a HIGH level put on the bus by the transmitter,
whereas the master generates an extra acknowledge related clock pulse.
A slave receiver which is addressed must generate an acknowledge after the reception of
each byte. Also a master must generate an acknowledge after the reception of each byte
that has been clocked out of the slave transmitter. The device that acknowledges has to
pull down the SDA line during the acknowledge clock pulse, so that the SDA line is stable
LOW during the HIGH period of the acknowledge related clock pulse; set-up and hold
times must be taken into account.
A master receiver must signal an end of data to the transmitter by not generating an
acknowledge on the last byte that has been clocked out of the slave. In this event, the
transmitter must leave the data line HIGH to enable the master to generate a STOP
condition.
Fig 17. Acknowledgement on the I
RECEIVER
SLAVE
SCL from master
by transmitter
data output
by receiver
data output
TRANSMITTER/
Rev. 02 — 17 July 2007
RECEIVER
condition
START
SLAVE
S
Figure
Remote 8-bit I/O expander for Fm+ I
2
C-bus
TRANSMITTER
1
16).
MASTER
2
TRANSMITTER/
RECEIVER
MASTER
acknowledgement
not acknowledge
SLAVE
clock pulse for
acknowledge
8
MULTIPLEXER
PCA9670
© NXP B.V. 2007. All rights reserved.
2
002aaa987
I
2
9
C-bus with reset
C-BUS
002aaa966
14 of 28

Related parts for PCA9670BS,118