STM32W108C8U64TR STMicroelectronics, STM32W108C8U64TR Datasheet - Page 57

no-image

STM32W108C8U64TR

Manufacturer Part Number
STM32W108C8U64TR
Description
16/32-BITS MICROS
Manufacturer
STMicroelectronics
Series
STM32r
Datasheet

Specifications of STM32W108C8U64TR

Applications
RF4CE, Remote Control
Core Processor
ARM® Cortex-M3™
Program Memory Type
FLASH (64 kB)
Controller Series
STM32W
Ram Size
8K x 8
Interface
I²C, SPI, UART/USART
Number Of I /o
24
Voltage - Supply
1.18 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
48-VFQFN Exposed Pad
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
STM32W108C8U64TR
Manufacturer:
ST
0
STM32W108C8
8.1.4
8.1.5
Note:
Table 8.
Reset
A full chip reset is one due to power on (low or high voltage), the NRST pin, the watchdog, or
the SYSRESETREQ bit. A full chip reset affects the GPIO configuration as follows:
nBOOTMODE
nBOOTMODE is a special alternate function of PA5 that is active only during a pin reset
(NRST) or a power-on-reset of the always-powered domain (POR_HV). If nBOOTMODE is
asserted (pulled or driven low) when coming out of reset, the processor starts executing an
embedded serial boot loader instead of its normal program.
While in reset and during the subsequent power-on-reset startup delay (512 high-frequency
RC oscillator periods), PA5 is automatically configured as an input with a pull-up resistor. At
the end of this time, the STM32W108C8 samples nBOOTMODE: a high level selects normal
startup, and a low level selects the boot loader. After nBOOTMODE has been sampled, PA5
is configured as a floating input. The GPIO_BOOTMODE bit in the GPIO_DBGSTAT register
captures the state of nBOOTMODE so that software may act on this signal if required.
To avoid inadvertently asserting nBOOTMODE, PA5's capacitive load should not exceed
252 pF.
GPIO
PC0
PC2
PC3
PC4
PC4
PA7
The GPIO_PxCFGH/L configurations of all pins are configured as floating inputs.
The GPIO_EXTREGEN bit is set in the GPIO_DBGCFG register, which overrides the
normal configuration for PA7.
The GPIO_DEBUGDIS bit in the GPIO_DBGCFG register is cleared, allowing Serial
Wire/JTAG access to override the normal configuration of PC0, PC2, PC3, and PC4.
GPIO_EXTREGEN bit set in the
GPIO_DBGCFG register
Debugger interface is active in JTAG mode
Debugger interface is active in JTAG mode
Debugger interface is active in JTAG mode
Debugger interface is active in JTAG mode
Debugger interface is active in Serial Wire
mode
GPIO forced functions
Override condition
Doc ID 018587 Rev 1
Open-drain output
Input with pull up
Push-pull output
Input with pull up
Input with pull up
Bidirectional (push-pull
output or floating input)
controlled by debugger
interface
Forced function
General-purpose input/outputs
Forced signal
REG_EN
SWDIO
JTDO
JTMS
JRST
JDTI
57/207

Related parts for STM32W108C8U64TR