STM32W108C8U64TR STMicroelectronics, STM32W108C8U64TR Datasheet - Page 140

no-image

STM32W108C8U64TR

Manufacturer Part Number
STM32W108C8U64TR
Description
16/32-BITS MICROS
Manufacturer
STMicroelectronics
Series
STM32r
Datasheet

Specifications of STM32W108C8U64TR

Applications
RF4CE, Remote Control
Core Processor
ARM® Cortex-M3™
Program Memory Type
FLASH (64 kB)
Controller Series
STM32W
Ram Size
8K x 8
Interface
I²C, SPI, UART/USART
Number Of I /o
24
Voltage - Supply
1.18 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
48-VFQFN Exposed Pad
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
STM32W108C8U64TR
Manufacturer:
ST
0
General-purpose timers
10.3.3
140/207
TIM_E
TP
31
15
rw
TIM_E
CE
30
14
rw
Bits [6:4] TIM_MMS: Master Mode Selection
Timer x slave mode control register (TIMx_SMCR)
Address offset: 0xE008 (TIM1) and 0xF008 (TIM2)
Reset value:
Bit 15 TIM_ETP: External Trigger Polarity
29
13
TIM_ETPS
rw
This selects the information to be sent in master mode to a slave timer for synchronization
using the trigger output (TRGO).
000: Reset - the TIM_UG bit in the TMRx_EGR register is trigger output.
If the reset is generated by the trigger input (slave mode controller configured in reset mode),
then the signal on TRGO is delayed compared to the actual reset.
001: Enable - counter enable signal CNT_EN is trigger output.
This mode is used to start both timers at the same time or to control a window in which a slave
timer is enabled. The counter enable signal is generated by either the TIM_CEN control bit or
the trigger input when configured in gated mode. When the counter enable signal is controlled
by the trigger input there is a delay on TRGO except if the master/slave mode is selected (see
the TIM_MSM bit description in TMRx_SMCR register).
010: Update - update event is trigger output.
This mode allows a master timer to be a prescaler for a slave timer.
011: Compare Pulse.
The trigger output sends a positive pulse when the TIM_CC1IF flag is to be set (even if it was
already high) as soon as a capture or a compare match occurs.
100: Compare - OC1REF signal is trigger output.
101: Compare - OC2REF signal is trigger output.
110: Compare - OC3REF signal is trigger output.
111: Compare - OC4REF signal is trigger output.
This bit selects whether ETR or the inverse of ETR is used for trigger operations.
0: ETR is non-inverted, active at a high level or rising edge.
1: ETR is inverted, active at a low level or falling edge.
28
12
27
11
0x0000 0000
26
10
TIM_ETF
rw
25
9
Doc ID 018587 Rev 1
24
8
Reserved
TIM_M
SM
23
rw
7
22
6
TIM_TS
rw
21
5
20
4
Reserv
19
ed
3
18
2
STM32W108C8
TIM_SMS
17
rw
1
16
0

Related parts for STM32W108C8U64TR