STM32W108C8U64TR STMicroelectronics, STM32W108C8U64TR Datasheet - Page 46

no-image

STM32W108C8U64TR

Manufacturer Part Number
STM32W108C8U64TR
Description
16/32-BITS MICROS
Manufacturer
STMicroelectronics
Series
STM32r
Datasheet

Specifications of STM32W108C8U64TR

Applications
RF4CE, Remote Control
Core Processor
ARM® Cortex-M3™
Program Memory Type
FLASH (64 kB)
Controller Series
STM32W
Ram Size
8K x 8
Interface
I²C, SPI, UART/USART
Number Of I /o
24
Voltage - Supply
1.18 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
48-VFQFN Exposed Pad
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
STM32W108C8U64TR
Manufacturer:
ST
0
System modules
46/207
31
15
31
15
30
14
30
14
Bits [15:0] SLEEPTMR_CMPBL_FIELD:
Sleep timer compare B low register (SLEEPTMR_CMPBL)
Address:
Reset value:
Sleep timer interrupt source register (INT_SLEEPTMRFLAG)
Address:
Reset value:
Bit 2 INT_ SLEEPTMR CMPB: Sleep timer compare B
Bit 1 INT_SLEEPTMRCMPA: Sleep timer compare A
Bit 0 INT_SLEEPTMRWRAP: Sleep timer overflow
29
13
29
13
Note: Bits are cleared when set to ‘1’.
Note: Bits are cleared when set to ‘1’.
Note: Bits are cleared when set to ‘1’.
Sleep timer compare B low value [15:0].
Writing to this register puts value in hold register until a write to the SLEEPTMR_CMPBH
register.
Can only be changed when the ENABLE bit (bit 11 of SLEEP_CONFIG register) is set to ‘0’.
If changed when the ENABLE bit is set to ‘1’, a spurious interrupt may be generated.
Therefore it is recommended to disable interrupts before changing this register.
28
12
28
12
27
11
27
11
0x4000 A014
0x4000 6024
0x0000 FFFF
0x0000 0000
26
10
26
10
Reserved
25
25
9
9
r
Doc ID 018587 Rev 1
SLEEPTMR_CMPBL
24
24
8
8
Reserved
Reserved
rw
23
23
7
7
22
22
6
6
21
21
5
5
20
20
4
4
19
19
3
3
SLEEP
CMPB
INT_
TMR
18
18
rw
2
2
STM32W108C8
SLEEP
CMPA
INT_
TMR
17
17
rw
1
1
SLEEP
WRAP
INT_
TMR
16
16
rw
0
0

Related parts for STM32W108C8U64TR