PIC17C756A-33/L Microchip Technology Inc., PIC17C756A-33/L Datasheet - Page 102

no-image

PIC17C756A-33/L

Manufacturer Part Number
PIC17C756A-33/L
Description
68 PIN, 32 KB OTP, 902 RAM, 50 I/O
Manufacturer
Microchip Technology Inc.
Datasheet

Specifications of PIC17C756A-33/L

A/d Inputs
12-Channel, 10-Bit
Cpu Speed
8.25 MIPS
Eeprom Memory
0 Bytes
Input Output
52
Interface
I2C/SPI/USART
Memory Type
OTP
Number Of Bits
8
Package Type
68-pin PLCC
Programmable Memory
32K Bytes
Ram Size
902 Bytes
Speed
16 MHz
Timers
2-8-bit, 2-16-bit
Voltage, Range
3-5.5 V
Lead Free Status / Rohs Status
RoHS Compliant part

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PIC17C756A-33/L
Manufacturer:
Microchip Technology
Quantity:
10 000
Part Number:
PIC17C756A-33/L
Manufacturer:
MICROCHIP/微芯
Quantity:
20 000
Part Number:
PIC17C756A-33/L-G
Manufacturer:
MICOROCHIP
Quantity:
1 000
Part Number:
PIC17C756A-33/L-G
Manufacturer:
MICOROCHIP
Quantity:
20 000
PIC17C7XX
REGISTER 13-2: TCON2 REGISTER (ADDRESS: 17h, BANK 3)
DS30289B-page 102
bit 7
bit 6
bit 5
bit 4
bit 3
bit 2
bit 1
bit 0
Legend:
R = Readable bit
- n = Value at POR Reset
bit 7
CA2OVF: Capture2 Overflow Status bit
This bit indicates that the capture value had not been read from the capture register pair
(CA2H:CA2L) before the next capture event occurred. The capture register retains the oldest
unread capture value (last capture before overflow). Subsequent capture events will not update
the capture register with the TMR3 value until the capture register has been read (both bytes).
1 = Overflow occurred on Capture2 register
0 = No overflow occurred on Capture2 register
CA1OVF: Capture1 Overflow Status bit
This bit indicates that the capture value had not been read from the capture register pair (PR3H/
CA1H:PR3L/CA1L), before the next capture event occurred. The capture register retains the old-
est unread capture value (last capture before overflow). Subsequent capture events will not
update the capture register with the TMR3 value until the capture register has been read (both
bytes).
1 = Overflow occurred on Capture1 register
0 = No overflow occurred on Capture1 register
PWM2ON: PWM2 On bit
1 = PWM2 is enabled
0 = PWM2 is disabled
PWM1ON: PWM1 On bit
1 = PWM1 is enabled
0 = PWM1 is disabled
CA1/PR3: CA1/PR3 Register Mode Select bit
1 = Enables Capture1
0 = Enables the Period register
TMR3ON: Timer3 On bit
1 = Starts Timer3
0 = Stops Timer3
TMR2ON: Timer2 On bit
This bit controls the incrementing of the TMR2 register. When TMR2:TMR1 form the 16-bit timer
(T16 is set), TMR2ON must be set. This allows the MSB of the timer to increment.
1 = Starts Timer2 (must be enabled if the T16 bit (TCON1<3>) is set)
0 = Stops Timer2
TMR1ON: Timer1 On bit
When T16 is set (in 16-bit Timer mode):
1 = Starts 16-bit TMR2:TMR1
0 = Stops 16-bit TMR2:TMR1
When T16 is clear (in 8-bit Timer mode:
1 = Starts 8-bit Timer1
0 = Stops 8-bit Timer1
CA2OVF
R-0
(The RB3/PWM2 pin ignores the state of the DDRB<3> bit.)
(The RB3/PWM2 pin uses the state of the DDRB<3> bit for data direction.)
(The RB2/PWM1 pin ignores the state of the DDRB<2> bit.)
(The RB2/PWM1 pin uses the state of the DDRB<2> bit for data direction.)
(PR3H/CA1H:PR3L/CA1L is the Capture1 register. Timer3 runs without a period register.)
(PR3H/CA1H:PR3L/CA1L is the Period register for Timer3.)
CA1OVF
R-0
PWM2ON PWM1ON
R/W-0
W = Writable bit
’1’ = Bit is set
R/W-0
CA1/PR3
R/W-0
U = Unimplemented bit, read as ‘0’
’0’ = Bit is cleared
TMR3ON
R/W-0
2000 Microchip Technology Inc.
x = Bit is unknown
TMR2ON TMR1ON
R/W-0
R/W-0
bit 0

Related parts for PIC17C756A-33/L