MC68030RC40C Freescale Semiconductor, MC68030RC40C Datasheet - Page 259

no-image

MC68030RC40C

Manufacturer Part Number
MC68030RC40C
Description
IC MPU 32BIT ENHANCED 128-PGA
Manufacturer
Freescale Semiconductor
Datasheets

Specifications of MC68030RC40C

Processor Type
M680x0 32-Bit
Speed
40MHz
Voltage
5V
Mounting Type
Surface Mount
Package / Case
128-PGA
Family Name
M68000
Device Core
ColdFire
Device Core Size
32b
Frequency (max)
40MHz
Instruction Set Architecture
RISC
Supply Voltage 1 (typ)
5V
Operating Supply Voltage (max)
5.25V
Operating Supply Voltage (min)
4.75V
Operating Temp Range
0C to 70C
Operating Temperature Classification
Commercial
Mounting
Through Hole
Pin Count
128
Package Type
PGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC68030RC40C
Manufacturer:
MOT
Quantity:
100
Part Number:
MC68030RC40C
Manufacturer:
MOT
Quantity:
100
Part Number:
MC68030RC40C
Manufacturer:
MOT
Quantity:
5 704
Im
7-98
7.7.1 Bus Request
1) ASSERT BUS GRANT (~)
1) NEGATE B'6 AND WAIT FOR DOACK TO 8E NEGATED
serting DR. This can be a wire-ORed signal (although it need not be con-
structed from open-collector devices) that indicates to the processor that
some external device requires control of the bus. The processor is effectively
at a lower bus priority level than the external device and relinquishes the
ordinary processing if the arbitration circuitry inadvertently responds to noise
External devices capable of becoming bus masters request the bus by as-
bus after it has completed the current bus cycle (if one has started).
If no acknowledge is received while the BR is active, the processor remains
bus master once BR is negated. This prevents unnecessary interference with
or if an external device determines that it no longer requires use of the bus
before it has been granted mastership.
RE-ARBITRATE OR RESUME PROCESSOR OPERATION
GRANT BUS ARBITRATION
TERMINATE ARBITRATION
Figure 7-59. Bus Arbitration Flowchart for Single Request
PROCESSOR
MC68030 USER'S MANUAL
.4
J
1
2) NEXT BUS MASTER WAITS FOR CURRENT CYCLE TO COMPLETE
3) NEXT BUS MASTER ASSERTS BUS GRANT ACKNOWLEDGE (BGACK)
4) BUS MASTER NEGATES
1) NEGATE BGACK
1) ASSERT BUS REQUEST (~)
1) EXTERNAL ARBITRATION DETERMINES NEXT BUS MASTER
1) PERFORM DATA TRANSFERS (READ AND WRITE CYCLES)
TO BECOME NEW MASTER
ACKNOWLEDGE BUS MASTERSHIP
RELEASE BUS MASTERSHIP
OPERATE AS BUS MASTER
REQUESTING DEVICE
REQUEST THE BUS
+
MOTOROLA

Related parts for MC68030RC40C