WJLXT385LE.B1 Cortina Systems Inc, WJLXT385LE.B1 Datasheet - Page 32
WJLXT385LE.B1
Manufacturer Part Number
WJLXT385LE.B1
Description
Manufacturer
Cortina Systems Inc
Datasheet
1.WJLXT385LE.B1.pdf
(138 pages)
Specifications of WJLXT385LE.B1
Lead Free Status / RoHS Status
Supplier Unconfirmed
- Current page: 32 of 138
- Download datasheet (2Mb)
32
Intel
Table 7.
®
LXT385 Octal E1 S/H PCM Transceiver with JA
Microprocessor-Standard Bus and Interface Signals (Sheet 3 of 3)
ACK /
SDO
RD /
ALE / AS /
SCLK
DS /
ACK / RDY /
SDO
DS / SDI /
1. DI: Digital Input. DI/O: Digital Bidirectional Port. DO: Digital Output. OD: Open Drain
Signal
Name
R/W
SDI
RDY
/ WR
WR
/
QFP
Pin
83
85
86
84
83
84
PBGA
Ball
K14
K14
J13
J12
J14
J14
Signal
Type
DO
DO
DI
DI
DI
DI
Ready Output.
When the LXT385 ransceiver is in the Host Processor mode
using an Intel
NOTE: RDY goes into a high-impedance tristate after
For other pin functions, see ACK and SDO.
Read/Write Input (Write Is Active Low).
When the LXT385 ransceiver is in the:
For other pin functions, see RD.
Shift Clock Input.
When SCLK is in the:
For other pin functions, see AS and ALE.
Serial Data Input.
When the LXT385 ransceiver is in the:
For other pin functions, see DS and WR.
Serial Data Output.
When the LXT385 ransceiver is in the Host Processor mode
using a serial interface and the signal on CLKE is:
NOTE: SDO goes into a high-impedance tristate during a serial
For other pin functions, see ACK and RDY.
Write Enable Input.
When the LXT385 ransceiver is in:
For other pin functions, see DS and SDI.
• Low, RDY indicates a data transfer operation is in progress.
• High, RDY indicates a register-access operation is
• Host Processor mode using a Motorola processor, R/W
• Hardware mode, R/W must be connected to ground.
• Host Processor mode using a serial interface, SCLK acts as
• Hardware mode, SCLK must be connected to ground.
• Host Processor mode using a serial interface, SDI is used as
• Hardware mode, SDI must be connected to ground.
• Low, SDO is valid on the falling edge of SCLK.
• High, SDO is valid on the rising edge of SCLK.
• Host Processor mode using an Intel
• Hardware mode, WR must be connected to ground.
completed.
functions as a read/write signal.
a serial shift clock.
serial data input.
a write enable.
completion of a bus cycle.
port write access.
®
processor and the signal on RDY is:
Signal Description
®
Revision Date: 19-Jan-2006
processor, WR acts as
Document Number: 249252
Revision Number: 006
Related parts for WJLXT385LE.B1
Image
Part Number
Description
Manufacturer
Datasheet
Request
R
Part Number:
Description:
Manufacturer:
Cortina Systems Inc
Datasheet:
Part Number:
Description:
Manufacturer:
Cortina Systems Inc
Datasheet:
Part Number:
Description:
Manufacturer:
Cortina Systems Inc
Datasheet:
Part Number:
Description:
Manufacturer:
Cortina Systems Inc
Datasheet:
Part Number:
Description:
Manufacturer:
Cortina Systems Inc
Datasheet:
Part Number:
Description:
IC ETH MAC SPI3 4-PORT 552-FCBGA
Manufacturer:
Cortina Systems Inc
Datasheet:
Part Number:
Description:
IC ETH MAC SPI3 4PORT 552-BGA
Manufacturer:
Cortina Systems Inc
Datasheet:
Part Number:
Description:
IC ETHERNET MAC 10PORT 552-CBGA
Manufacturer:
Cortina Systems Inc
Datasheet:
Part Number:
Description:
IC ETHERNET MAC 10-PORT 552-BGA
Manufacturer:
Cortina Systems Inc
Datasheet:
Part Number:
Description:
IC ETH MAC 12-PORT 1152-UPBGA
Manufacturer:
Cortina Systems Inc
Datasheet:
Part Number:
Description:
IC ETH MAC 24-PORT COMM 672-BGA
Manufacturer:
Cortina Systems Inc
Datasheet:
Part Number:
Description:
IC ETH MAC 24-PORT 1152-UPBGA
Manufacturer:
Cortina Systems Inc
Datasheet:
Part Number:
Description:
IC ETH AGGREGATOR 4P 1024-BGA
Manufacturer:
Cortina Systems Inc
Datasheet:
Part Number:
Description:
IC ETH AGGREGATOR 4PORT 1024-BGA
Manufacturer:
Cortina Systems Inc
Datasheet:
Part Number:
Description:
IC ETH AGGREGATOR 4P 1369-BGA
Manufacturer:
Cortina Systems Inc
Datasheet: