LAN9312-NU Standard Microsystems (SMSC), LAN9312-NU Datasheet - Page 161

no-image

LAN9312-NU

Manufacturer Part Number
LAN9312-NU
Description
Manufacturer
Standard Microsystems (SMSC)
Datasheet

Specifications of LAN9312-NU

Number Of Primary Switch Ports
2
Operating Supply Voltage (typ)
3.3V
Fiber Support
No
Phy/transceiver Interface
MII
Power Supply Type
Analog
Data Rate (typ)
10/100Mbps
Vlan Support
Yes
Operating Temperature (max)
70C
Operating Temperature (min)
0C
Pin Count
128
Mounting
Surface Mount
Jtag Support
No
Operating Supply Voltage (max)
3.6V
Operating Supply Voltage (min)
3V
Operating Temperature Classification
Commercial
Data Rate
100Mbps
Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LAN9312-NU
Manufacturer:
Microchip Technology
Quantity:
10 000
High Performance Two Port 10/100 Managed Ethernet Switch with 32-Bit Non-PCI CPU Interface
Datasheet
Chapter 12 General Purpose Timer & Free-Running Clock
SMSC LAN9312
12.1
12.2
This chapter details the LAN9312 General Purpose Timer (GPT) and the Free-Running Clock.
The LAN9312 provides a 16-bit programmable General Purpose Timer that can be used to generate
periodic system interrupts. The resolution of this timer is 100uS.
The GPT loads the
GPT_LOAD field of the
TIMER_EN bit of the
a chip-level reset, or when the TIMER_EN bit changes from asserted (1) to de-asserted (0), the
GPT_LOAD field is initialized to FFFFh. The
also initialized to FFFFh on reset. Software can write a pre-load value into the GPT_LOAD field at any
time (e.g. before or after the TIMER_EN bit is asserted).
Once enabled, the GPT counts down until it reaches 0000h, or until a new pre-load value is written to
the GPT_LOAD field. At 0000h, the counter wraps around to FFFFh, asserts the GPT interrupt status
bit (GPT_INT) in the
is set in the
Once this bit is asserted, it can only be cleared by writing a 1 to the bit. Refer to
Purpose Timer Interrupt," on page 53
The Free-Running Clock (FRC) is a simple 32-bit up-counter that operates from a fixed 25MHz clock.
The current FRC value can be read via the
assertion of a chip-level reset, this counter is cleared to zero. On de-assertion of a reset, the counter
is incremented once for every 25MHz clock cycle. When the maximum count has been reached, the
counter rolls over to zeros. The FRC does not generate interrupts.
Note: The free running counter can take up to 160nS to clear after a reset event.
General Purpose Timer
Free-Running Clock
Interrupt Status Register
Interrupt Status Register
General Purpose Timer Count Register (GPT_CNT)
General Purpose Timer Configuration Register (GPT_CFG)
General Purpose Timer Configuration Register (GPT_CFG)
DATASHEET
for additional information on the GPT interrupt.
(INT_STS)), and continues counting. GPT_INT is a sticky bit.
161
Free Running 25MHz Counter Register
General Purpose Timer Count Register (GPT_CNT)
(INT_STS), asserts the IRQ interrupt (if GPT_INT_EN
Section 5.2.7, "General
with the value in the
Revision 1.7 (06-29-10)
is asserted (1). On
(FREE_RUN). On
when the
is

Related parts for LAN9312-NU