EP9307-CR Cirrus Logic Inc, EP9307-CR Datasheet - Page 720

IC,MICROPROCESSOR,32-BIT,CMOS,BGA,272PIN,PLASTIC

EP9307-CR

Manufacturer Part Number
EP9307-CR
Description
IC,MICROPROCESSOR,32-BIT,CMOS,BGA,272PIN,PLASTIC
Manufacturer
Cirrus Logic Inc
Series
EP9r
Datasheets

Specifications of EP9307-CR

Rohs Compliant
NO
Core Processor
ARM9
Core Size
16/32-Bit
Speed
200MHz
Connectivity
EBI/EMI, Ethernet, I²C, IrDA, Keypad/Touchscreen, SPI, UART/USART, USB
Peripherals
AC'97, DMA, I&sup2:S, LCD, LED, MaverickKey, POR, PWM, WDT
Number Of I /o
14
Program Memory Type
ROMless
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
1.65 V ~ 3.6 V
Data Converters
A/D 8x12b
Oscillator Type
External
Operating Temperature
0°C ~ 70°C
Package / Case
272-TFBGA
Processor Series
EP93xx
Core
ARM920T
Data Bus Width
32 bit
3rd Party Development Tools
MDK-ARM, RL-ARM, ULINK2
Development Tools By Supplier
EDB9307A-Z
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
For Use With
598-1133 - KIT DEVELOPMENT EP9307 ARM9
Eeprom Size
-
Program Memory Size
-
Lead Free Status / Rohs Status
No
Other names
598-1254

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP9307-CR
Manufacturer:
CIRRUSL
Quantity:
5
Part Number:
EP9307-CR
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
Part Number:
EP9307-CRZ
Manufacturer:
ALTERA
0
Part Number:
EP9307-CRZ
Manufacturer:
CIRRUS
Quantity:
20 000
Part Number:
EP9307-CRZ/E2
Manufacturer:
CIRRUS
Quantity:
20 000
Part Number:
EP9307-CRZ/IRZ
Manufacturer:
ALTERA
0
Part Number:
EP9307-CRZR
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
23
23-8
Synchronous Serial Port
EP93xx User’s Guide
23.5.9 Motorola SPI Format with SPO=1, SPH=0
SFRMOUT /
SCLKOUT /
SFRMIN
Single and continuous transmission signal sequences for Motorola SPI format with SPO=1,
SPH=0 are shown in
In this configuration, during idle periods
SCLKIN
SSPRXD
SSPTXD
Note: In
SSPOE
• the SCLKOUT signal is forced HIGH
• SFRMOUT is forced HIGH
• the transmit data line SSPTXD is arbitrarily forced LOW
• when the SSP is configured as a master, the SSPCTLOE line is driven LOW, enabling
• when the SSP is configured as a slave, the SSPCTLOE line is driven HIGH, disabling
SSPOE (=0)
SFRMOUT /
SCLKOUT /
the SCLKOUT pad (active LOW enable)
the SCLKOUT pad (active LOW enable).
SSPTXD /
SSPRXD
SCLKIN
SFRMIN
Figure 23-6. Motorola SPI Frame Format (Single Transfer) with SPO=1 and SPH=0
Figure
Figure 23-7. Motorola SPI Frame Format (Continuous Transfer)
23-6, Q is an undefined signal.
LS B
MS B
MS B
Figure 23-6
Copyright 2007 Cirrus Logic
MS B
with SPO=1 and SPH=0
and
Figure
4 t o 16 bi t s
4 t o 16 bi t s
23-7.
LSB
MS B
LS B
LS B
DS785UM1
Q

Related parts for EP9307-CR