TDA5251 Infineon Technologies, TDA5251 Datasheet - Page 19

TXRX FSK/ASK SGL LP TSSOP-38

TDA5251

Manufacturer Part Number
TDA5251
Description
TXRX FSK/ASK SGL LP TSSOP-38
Manufacturer
Infineon Technologies
Type
Transceiverr
Datasheets

Specifications of TDA5251

Package / Case
38-TSSOP
Frequency
315MHz
Data Rate - Maximum
64kbps
Modulation Or Protocol
ASK, FSK
Applications
RKE, Remote Control Systems
Power - Output
13dBm
Sensitivity
-109dBm
Voltage - Supply
2.1 V ~ 5.5 V
Current - Receiving
9.3mA
Current - Transmitting
14mA
Data Interface
PCB, Surface Mount
Antenna Connector
PCB, Surface Mount
Operating Temperature
-40°C ~ 85°C
Operating Frequency
0.35 MHz
Operating Supply Voltage
2.5 V, 3.3 V, 5 V
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
- 40 C
Mounting Style
SMD/SMT
Operating Temperature (min)
-40C
Operating Temperature (max)
85C
Operating Temperature Classification
Industrial
Product Depth (mm)
4.4mm
Product Length (mm)
9.7mm
Operating Supply Voltage (min)
2.1V
Operating Supply Voltage (max)
5.5V
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Memory Size
-
Lead Free Status / Rohs Status
Compliant
Other names
SP000014554
TDA5251
TDA5251INTR
TDA5251XT

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
TDA5251
Manufacturer:
INFINEON
Quantity:
276
2.4.5
The Phase Locked Loop synthesizer consists of two VCOs (i.e. transmit and receive VCO), a
divider by 4, an asynchronous divider chain with selectable overall division ratio, a phase detector
with charge pump and a loop filter and is fully implemented on-chip. The VCOs are including spiral
inductors and varactor diodes. The center frequency of the transmit VCO is 630MHz, the center
frequency of the receive VCO is 840MHz.
Generally in receive mode the relationship between local oscillator frequency f osc , the receive RF
frequency f RF and the IF frequency f IF and thus the frequency that is applied to the I/Q Mixers is
given in the following formula:
The VCO signal is applied to a divider by 2 and afterwards by 4 which is producing approximately
105MHz signals in quadrature. The overall division ratio of the divider chain following the divider by
2 and 4 is 6 in transmit mode and 8 in receive mode as the nominal crystal oscillator frequency is
13.125MHz. The division ratio is controlled by the RxTx pin (pin 5) and the D10 bit in the CONFIG
register.
2.4.6
The I/Q IF to zero-IF mixers are followed by baseband 6
RF-channel filtering.
Figure 2-3
The bandwidth of the filters is controlled by the values set in the filter-register. It can be adjusted
between 50 and 350kHz in 50kHz steps via the bits D1 to D3 of the LPF register (subaddress 03H).
Data Sheet
PLL Synthesizer
I/Q Filters
One I/Q Filter stage
INTERNAL BUS
f
osc
2
=
4/3
19
f
RF
=
OP
f 4
IF
th
order low pass filters that are used for
Functional Description
[2 – 1]
TDA5251 F1
Version 1.1
2007-02-26
iq_filter.wmf

Related parts for TDA5251