ST72F521AR9TC STMicroelectronics, ST72F521AR9TC Datasheet - Page 146

IC MCU 8BIT 60K FLASH 64-TQFP

ST72F521AR9TC

Manufacturer Part Number
ST72F521AR9TC
Description
IC MCU 8BIT 60K FLASH 64-TQFP
Manufacturer
STMicroelectronics
Series
ST7r
Datasheet

Specifications of ST72F521AR9TC

Core Processor
ST7
Core Size
8-Bit
Speed
8MHz
Connectivity
CAN, I²C, SCI, SPI
Peripherals
LVD, POR, PWM, WDT
Number Of I /o
48
Program Memory Size
60KB (60K x 8)
Program Memory Type
FLASH
Ram Size
2K x 8
Voltage - Supply (vcc/vdd)
3.8 V ~ 5.5 V
Data Converters
A/D 16x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 125°C
Package / Case
64-TQFP, 64-VQFP
For Use With
497-6453 - BOARD EVAL BASED ON ST7LNBX
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ST72F521AR9TC
Manufacturer:
STMicroelectronics
Quantity:
10 000
Part Number:
ST72F521AR9TC
Manufacturer:
ST
0
Part Number:
ST72F521AR9TCE
Manufacturer:
STMicroelectronics
Quantity:
10 000
Part Number:
ST72F521AR9TCE
Manufacturer:
ST
0
Part Number:
ST72F521AR9TCTR
Manufacturer:
STMicroelectronics
Quantity:
10 000
ST72F521, ST72521B
CONTROLLER AREA NETWORK (Cont’d)
10.8.5 List of CAN Cell Limitations
10.8.5.1 Omitted SOF bit
Symptom:
Start of Frame (SOF) bit is omitted if transmission
is requested in the last Intermission bit.
Test Case:
5.3.1 10-Kbit Stress Test
Details:
The IUT is requested to start transmission immedi-
ately after the completion of the previous transmis-
sion. The LT also starts its transmission and as-
serts the SOF bit just after the 3
The IUT also starts transmission but omits the
SOF bit. The IUT wins the arbitration and contin-
ues the transmission. The frame is sent correctly.
Impact On The Application:
As this effect only occurs when the IUT detects a
SOF bit on the CAN bus, the fact that it omits its
own SOF bit has no impact on the communication.
10.8.5.2 CAN: CPU Write Access (More Than
One Cycle) Corrupts CAN Frame
Symptoms:
For CAN received messages the identifier high
byte or last data byte can be corrupted.
146/215
rd
Intermission bit.
For CAN transmitted messages the 2nd data byte
can be corrupted.
Details:
The CAN transmit and receive buffers are imple-
mented as dual ported RAM. During the reception
of a CAN frame the CAN core writes the received
identifier and the data byte-by-byte in the corre-
sponding buffer.
IF the CAN bit timing configuration is t
quanta
AND
IF concurrently with the pCAN, the CPU executes
a write access to the dual ported RAM using an in-
struction with more than one cycle access, e.g.
CLR, BSET, BRES
THEN the access conflict can lead to the corrup-
tion described in the symptoms paragraph above.
Impact On The Application:
Several CAN frames with erroneous data or iden-
tifier will be received/transmitted.
Software Workaround:
Program t
the receive or transmit buffers, do not use the crit-
ical instructions which are:
BSET, BRES, CLR, CPL, DEC, INC, NEG, RLC,
SLL, SRL, RRC, SRA, SWAP.
BS2
> 4 time quanta or, when accessing
BS2
< 5 time

Related parts for ST72F521AR9TC