ATTINY84-15MZ Atmel, ATTINY84-15MZ Datasheet - Page 44

MCU AVR 8K FLASH 15MHZ 20-QFN

ATTINY84-15MZ

Manufacturer Part Number
ATTINY84-15MZ
Description
MCU AVR 8K FLASH 15MHZ 20-QFN
Manufacturer
Atmel
Series
AVR® ATtinyr
Datasheets

Specifications of ATTINY84-15MZ

Package / Case
20-QFN Exposed Pad
Voltage - Supply (vcc/vdd)
2.7 V ~ 5.5 V
Operating Temperature
-40°C ~ 125°C
Speed
16MHz
Number Of I /o
12
Eeprom Size
512 x 8
Core Processor
AVR
Program Memory Type
FLASH
Ram Size
512 x 8
Program Memory Size
8KB (8K x 8)
Data Converters
A/D 8x10b
Oscillator Type
Internal
Peripherals
Brown-out Detect/Reset, POR, PWM, WDT
Connectivity
USI
Core Size
8-Bit
Processor Series
ATTINY8x
Core
AVR8
Data Bus Width
8 bit
Data Ram Size
512 B
Interface Type
SPI, UART
Maximum Clock Frequency
16 MHz
Number Of Programmable I/os
12
Number Of Timers
2
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
EWAVR, EWAVR-BL
Development Tools By Supplier
ATAVRDRAGON, ATSTK500, ATSTK600, ATAVRISP2, ATAVRONEKIT
Minimum Operating Temperature
- 40 C
On-chip Adc
10 bit, 8 Channel
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ATTINY84-15MZ
Manufacturer:
ATMEL
Quantity:
480
Part Number:
ATTINY84-15MZ
Manufacturer:
ATMEL/爱特梅尔
Quantity:
20 000
9.9
9.9.1
9.9.2
44
Timed Sequences for Changing the Configuration of the Watchdog Timer
Atmel ATtiny24/44/84 [Preliminary]
Safety Level 1
Safety Level 2
To prevent unintentional disabling of the watchdog or unintentional change of time-out period,
two different safety levels are selected by the WDTON fuse, as shown in Table 9-2. See
“Timed Sequences for Changing the Configuration of the Watchdog Timer” on page 44
details.
Table 9-2.
Figure 9-7.
The sequence for changing configuration differs slightly between the two safety levels. Sepa-
rate procedures are described for each level.
In this mode, the watchdog timer is initially disabled, but can be enabled by writing the WDE
bit to logical one without any restriction. A timed sequence is needed when disabling an
enabled watchdog timer. To disable an enabled watchdog timer, the following procedure must
be followed:
1. In the same operation, write a logical one to WDCE and WDE. A logical one must be
2. Within the next four clock cycles, in the same operation, write the WDE and WDP bits
In this mode, the watchdog timer is always enabled, and the WDE bit will always read as logi-
cal one. A timed sequence is needed when changing the watchdog time-out period. To
change the watchdog time-out, the following procedure must be followed:
1. In the same operation, write a logical one to WDCE and WDE. Even though the WDE
2. Within the next four clock cycles, in the same operation, write the WDP bits as desired,
WDTON
Unprogrammed
Programmed
written to WDE regardless of the previous value of the WDE bit.
as desired, but with the WDCE bit cleared.
always is set, the WDE must be written to one to start the timed sequence.
but with the WDCE bit cleared. The value written to the WDE bit is irrelevant.
WDT Configuration as a Function of the Fuse Settings of WDTON
Watchdog Timer
Safety
Level
1
2
WATCHDOG
OSCILLATOR
RESET
128 kHz
WDP0
WDP1
WDP2
WDP3
WDE
WDT Initial
State
Disabled
Enabled
How to Disable the
WDT
Timed sequence
Always enabled
MCU RESET
PRESCALER
WATCHDOG
How to Change
Time-out
No limitations
Timed sequence
7701D–AVR–09/10
for

Related parts for ATTINY84-15MZ