bt8960 Mindspeed Technologies, bt8960 Datasheet - Page 57

no-image

bt8960

Manufacturer Part Number
bt8960
Description
Bt8960, Single-chip 2b1q Transceiver
Manufacturer
Mindspeed Technologies
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
bt8960EPF
Manufacturer:
QFP
Quantity:
20 000
Bt8960
Single-Chip 2B1Q Transceiver
3.2.6 0x05—IRQ Source Register (irq_source)
Independent read/write (zero only) interrupt flags, one for each of four internal sources. Each flag bit is set and
stays set when its corresponding source indicates that a valid interrupt condition exists. If unmasked, this event
will cause the IRQ output to be activated. Writing a logic zero to an interrupt flag whose underlying condition
no longer exists will cause the flag to be immediately cleared. Attempting to clear a flag whose underlying con-
dition still exists will not immediately clear the flag, but will allow it to remain set until the underlying condition
expires, at which time the flag will be cleared automatically. The clearing of an unmasked flag will cause the
IRQ output to return to an inactive state, if no other unmasked interrupt flags are set.
sync
high_felm
low_felm
low_snr
3.2.7 0x06—Channel Unit Interface Modes Register (cu_interface_modes)
tbclk_pol
rbclk_pol
fifos_mode
interface_
mode[1,0]
7
7
Sync Indication—Active when the sync detector is enabled and its accumulated equivalent
comparisons exceeds (greater than) the threshold value stored in the Scrambler Sync Thresh-
old Register [scr_sync_th; 0x2E].
Far-End Level Meter High Alarm—Active when the far-end level meter value exceeds (greater
than)
[far_end_high_alarm_th_low, far_end_high_alarm_th_high; 0x30–0x31].
Far-End Level Meter Low Alarm—Active when the far-end level meter value exceeds (less
than)
[far_end_low_alarm_th_low, far_end_low_alarm_th_high; 0x32–0x33].
Signal-to-Noise Ratio Low Alarm—Active when the SNR Alarm meter value exceeds (greater
than) the threshold stored in the SNR Alarm Threshold Registers [snr_alarm_th_low,
snr_alarm_th_high; 0x34–0x35].
Transmit Baud Clock Polarity—Read/write control bit defines the polarity of the TBCLK
input while in the parallel slave interface mode. When set, TQ[1,0] is sampled on the falling
edge of TBCLK; when cleared, TQ[1,0] is sampled on the rising edge.
Receive Baud Clock Polarity—Read/write control bit defines the polarity of the RBCLK input
while in the parallel slave interface mode. When set, RQ[1,0] is updated on the falling edge of
RBCLK; when cleared, RQ[1,0] is updated on the rising edge.
FIFO’s Mode—Read/write control bit used to stagger the transmit and receive FIFO’s read and
write pointers while in the parallel slave interface mode. A logic one forces the pointers to a
staggered position, while a logic zero allows them to operate normally. Must be first set, then
cleared once after QCLK-TBCLK-RBCLK frequency lock is achieved to maximize phase-
error tolerance.
Interface Mode—Read/write binary field specifies one of four operating modes for the channel
unit interface.
6
6
the
the
threshold
threshold
5
5
stored
stored
tbclk_pol
4
4
N8960DSB
in
in
the
the
rbclk_pol
3
sync
Far-End
3
Far-End
fifos_mode
high_felm
High Alarm
Low Alarm
2
2
interface_mode[1] interface_mode[0]
low_felm
1
Threshold
Threshold
1
3.1 Conventions
3.0 Registers
low_snr
Registers
Registers
0
0
47

Related parts for bt8960