xc3s1400an Xilinx Corp., xc3s1400an Datasheet - Page 59

no-image

xc3s1400an

Manufacturer Part Number
xc3s1400an
Description
Spartan-3an Fpga Family Data Sheet
Manufacturer
Xilinx Corp.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC3S1400AN
Manufacturer:
XILINX
0
Part Number:
xc3s1400an-4FG484C
Manufacturer:
XILINX
0
Part Number:
xc3s1400an-4FG484I
Manufacturer:
XILINX
0
Part Number:
xc3s1400an-4FG676C
Manufacturer:
WINBOND
Quantity:
237
Part Number:
xc3s1400an-4FG676C
Manufacturer:
XILINX
Quantity:
996
Part Number:
xc3s1400an-4FG676C
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
xc3s1400an-4FG676C
Manufacturer:
XILINX
0
Part Number:
xc3s1400an-4FGG484C
Manufacturer:
FREESCALE
Quantity:
902
Part Number:
xc3s1400an-4FGG484I
Manufacturer:
XILINX
Quantity:
890
Part Number:
xc3s1400an-4FGG676
Quantity:
26
Part Number:
xc3s1400an-4FGG676C
Manufacturer:
XILINX
Quantity:
10
Part Number:
xc3s1400an-4FGG676C
Manufacturer:
XILINX/赛灵思
Quantity:
20 000
Company:
Part Number:
xc3s1400an-4FGG676C
Quantity:
100
Slave Parallel Mode Timing
Table 54: Timing for the Slave Parallel Configuration Mode
DS557-3 (v3.1) June 2, 2008
Product Specification
Notes:
1.
2.
(Open-Drain)
Notes:
1.
2.
Setup Times
T
T
T
Hold Times
T
T
T
Clock Timing
T
T
F
SMDCC
SMCSCC
SMCCW
SMCCD
SMCCCS
SMWCC
CCH
CCL
CCPAR
RDWR_B
PROG_B
Symbol
The numbers in this table are based on the operating conditions set forth in
Some Xilinx documents refer to Parallel modes as “SelectMAP” modes.
It is possible to abort configuration by pulling CSI_B Low in a given CCLK cycle, then switching RDWR_B Low or High in any subsequent
cycle for which CSI_B remains Low. The RDWR_B pin asynchronously controls the driver impedance of the D0 - D7 bus. When RDWR_B
switches High, be careful to avoid contention on the D0 - D7 bus.
To pause configuration, pause CCLK instead of de-asserting CSI_B. See
Loading” for more details.
D0 - D7
(Inputs)
INIT_B
(Input)
CSI_B
(Input)
(Input)
(Input)
CCLK
(2)
R
The time from the setup of data at the D0-D7 pins to the rising transition at the CCLK pin
Setup time on the CSI_B pin before the rising transition at the CCLK pin
Setup time on the RDWR_B pin before the rising transition at the CCLK pin
The time from the rising transition at the CCLK pin to the point when data is last held at
the D0-D7 pins
The time from the rising transition at the CCLK pin to the point when a logic level is last
held at the CSO_B pin
The time from the rising transition at the CCLK pin to the point when a logic level is last
held at the RDWR_B pin
The High pulse width at the CCLK input pin
The Low pulse width at the CCLK input pin
Frequency of the clock signal
at the CCLK input pin
Figure 14: Waveforms for Slave Parallel Configuration
T
SMCCW
T
SMDCC
No bitstream compression
With bitstream compression
Description
Byte 0
T
SMCSCC
www.xilinx.com
T
SMCCD
Byte 1
UG332
Table
Chapter 7 section “Non-Continuous SelectMAP Data
8.
T
T
MCCH
SCCH
DC and Switching Characteristics
1/F
CCPAR
All Speed Grades
Byte n
Min
1.0
15
7
7
0
0
5
5
0
0
T
T
SCCL
T
MCCL
SMCCCS
Byte n+1
Max
80
80
-
-
-
-
-
-
-
-
DS529-3_02_051607
T
SMWCC
Units
MHz
MHz
ns
ns
ns
ns
ns
ns
ns
ns
59

Related parts for xc3s1400an