xc3s1400an Xilinx Corp., xc3s1400an Datasheet - Page 50
xc3s1400an
Manufacturer Part Number
xc3s1400an
Description
Spartan-3an Fpga Family Data Sheet
Manufacturer
Xilinx Corp.
Datasheet
1.XC3S1400AN.pdf
(108 pages)
Available stocks
Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
xc3s1400an-4FG676C
Manufacturer:
WINBOND
Quantity:
237
Company:
Part Number:
xc3s1400an-4FG676C
Manufacturer:
XILINX
Quantity:
996
Company:
Part Number:
xc3s1400an-4FG676C
Manufacturer:
Xilinx Inc
Quantity:
10 000
Company:
Part Number:
xc3s1400an-4FGG484C
Manufacturer:
FREESCALE
Quantity:
902
Company:
Part Number:
xc3s1400an-4FGG484I
Manufacturer:
XILINX
Quantity:
890
Part Number:
xc3s1400an-4FGG676C
Manufacturer:
XILINX/赛灵思
Quantity:
20 000
DC and Switching Characteristics
Table 40: Switching Characteristics for the DFS (Continued)
Notes:
1.
2.
3.
4.
5.
50
Lock Time
LOCK_FX
The numbers in this table are based on the operating conditions set forth in
For optimal jitter tolerance and faster lock time, use the CLKIN_PERIOD attribute.
Maximum output jitter is characterized within a reasonable noise environment (40 SSOs and 25% CLB switching) on an XC3S1400A FPGA.
Output jitter strongly depends on the environment, including the number of SSOs, the output drive strength, CLB utilization, CLB switching
activities, switching frequency, power supply and PCB design. The actual maximum output jitter depends on the system application.
The CLKFX and CLKFX180 outputs always have an approximate 50% duty cycle.
Some duty-cycle and alignment specifications include a percentage of the CLKFX output period. For example, the data sheet specifies a
maximum CLKFX jitter of “±[1% of CLKFX period + 200]”. Assume the CLKFX output frequency is 100 MHz. The equivalent CLKFX period
is 10 ns and 1% of 10 ns is 0.1 ns or 100 ps. According to the data sheet, the maximum jitter is ±[100 ps + 200 ps] = ±300 ps.
(2)
Symbol
The time from deassertion at the DCM’s
Reset input to the rising transition at its
LOCKED output. The DFS asserts LOCKED
when the CLKFX and CLKFX180 signals are
valid. If using both the DLL and the DFS, use
the longer locking time.
Description
www.xilinx.com
F
5 MHz < F
CLKIN
< 15 MHz
> 15 MHz
Table 8
CLKIN
and
Device
All
Table
39.
Min
–
–
-5
Max
450
Speed Grade
5
DS557-3 (v3.1) June 2, 2008
Product Specification
Min
–
–
-4
Max
450
5
Units
ms
μs
R