MT48LC16M16A2P-7E:D Micron Technology Inc, MT48LC16M16A2P-7E:D Datasheet - Page 26

SDRAM 256MB, SMD, 48LC16, TSOP54

MT48LC16M16A2P-7E:D

Manufacturer Part Number
MT48LC16M16A2P-7E:D
Description
SDRAM 256MB, SMD, 48LC16, TSOP54
Manufacturer
Micron Technology Inc
Type
SDRAMr
Series
-r

Specifications of MT48LC16M16A2P-7E:D

Organization
16Mx16
Density
256Mb
Address Bus
15b
Access Time (max)
5.4ns
Maximum Clock Rate
143MHz
Operating Supply Voltage (typ)
3.3V
Package Type
TSOP-II
Operating Temp Range
0C to 70C
Operating Supply Voltage (max)
3.6V
Operating Supply Voltage (min)
3V
Supply Current
135mA
Pin Count
54
Mounting
Surface Mount
Operating Temperature Classification
Commercial
Access Time
RoHS Compliant
Memory Case Style
TSOP
No. Of Pins
54
Operating Temperature Range
0°C To +70°C
Operating Temperature Max
70°C
Operating Temperature Min
0°C
Package / Case
TSOP
Memory Type
DRAM - Synchronous
Memory Configuration
4 BLK (4M X 16)
Interface Type
LVTTL
Rohs Compliant
Yes
Format - Memory
RAM
Memory Size
256M (16Mx16)
Speed
133MHz
Interface
Parallel
Voltage - Supply
3 V ~ 3.6 V
Operating Temperature
0°C ~ 70°C
Lead Free Status / RoHS Status
Compliant
Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MT48LC16M16A2P-7E:D
Manufacturer:
MICRON
Quantity:
5 520
Part Number:
MT48LC16M16A2P-7E:D
Manufacturer:
MT
Quantity:
1 000
Part Number:
MT48LC16M16A2P-7E:D
Manufacturer:
MICRON
Quantity:
8 000
Part Number:
MT48LC16M16A2P-7E:D TR
Manufacturer:
MICRON
Quantity:
11 200
Part Number:
MT48LC16M16A2P-7E:D TR
Manufacturer:
AVAGO
Quantity:
6 700
Figure 16:
PDF: 09005aef80725c0b/Source: 09005aef806fc13c
64MSDRAM_2.fm - Rev. M 10/07 EN
READ-to-PRECHARGE
Note:
A fixed-length READ burst may be followed by, or truncated with, a PRECHARGE
command to the same bank (provided that auto precharge was not activated), and a full-
page burst may be truncated with a PRECHARGE command to the same bank. The
PRECHARGE command should be issued x cycles before the clock edge at which the last
desired data element is valid, where x = CL -1. This is shown in Figure 16 for each
possible CL; data element n + 3 is either the last of a burst of four or the last desired of a
longer burst. Following the PRECHARGE command, a subsequent command to the
same bank cannot be issued until
hidden during the access of the last data element(s).
In the case of a fixed-length burst being executed to completion, a PRECHARGE
command issued at the optimum time (as described above) provides the same opera-
tion that would result from the same fixed-length burst with auto precharge. The disad-
vantage of the PRECHARGE command is that it requires that the command and address
buses be available at the appropriate time to issue the command; the advantage of the
PRECHARGE command is that it can be used to truncate fixed-length or full-page
bursts.
Full-page READ bursts can be truncated with the BURST TERMINATE command, and
fixed-length READ bursts may be truncated with a BURST TERMINATE command,
provided that auto precharge was not activated. The BURST TERMINATE command
should be issued x cycles before the clock edge at which the last desired data element is
valid, where x = CL = -1. This is shown in Figure 17 on page 27 for each possible CL; data
element n + 3 is the last desired data element of a longer burst.
COMMAND
COMMAND
ADDRESS
ADDRESS
DQM is LOW.
CLK
CLK
DQ
DQ
BANK,
T0
COL n
T0
BANK,
COL n
READ
READ
CL = 2
T1
T1
NOP
NOP
CL = 3
T2
T2
NOP
NOP
26
D
OUT
n
t
RP is met. Note that part of the row precharge time is
T3
T3
NOP
NOP
n + 1
D
D
OUT
OUT
n
Micron Technology, Inc., reserves the right to change products or specifications without notice.
TRANSITIONING DATA
TERMINATE
TERMINATE
T4
BURST
T4
BURST
X = 1 cycle
n + 2
D
n + 1
D
OUT
OUT
X = 2 cycles
T5
T5
NOP
NOP
n + 3
n + 2
D
D
OUT
OUT
64Mb: x4, x8, x16 SDRAM
T6
T6
NOP
NOP
n + 3
D
OUT
©2000 Micron Technology, Inc. All rights reserved.
DON’T CARE
T7
NOP
Commands

Related parts for MT48LC16M16A2P-7E:D