82V2044BB IDT, Integrated Device Technology Inc, 82V2044BB Datasheet - Page 50

no-image

82V2044BB

Manufacturer Part Number
82V2044BB
Description
Manufacturer
IDT, Integrated Device Technology Inc
Datasheet

Specifications of 82V2044BB

Screening Level
Industrial
Mounting
Surface Mount
Operating Temperature (min)
-40C
Operating Temperature (max)
85C
Lead Free Status / RoHS Status
Not Compliant
1.
2.
3.
4.
TRANSCEIVER TIMING CHARACTERISTICS
Transmit Path
Receive Path
Clock recovery is disabled in this mode.
RCLK duty cycle widths will vary depending on extent of received pulse jitter displacement. Maximum and minimum RCLK duty cycles are for worst case jitter conditions (0.2 UI dis-
Relative to nominal frequency, MCLK =
placement for E1 per ITU G.823).
For all digital outputs. C load = 15 pF
Transceiver Timing Characteristics
IDT82V2044
Symbol
t1
t2
t4
t5
t6
t7
t8
t9
MCLK Frequency
MCLK Tolerance
MCLK Duty Cycle
TCLK Frequency
TCLK Tolerance
TCLK Duty Cycle
Transmit Data Setup Time
Transmit Data Hold Time
Delay time of OE low to driver High-Z
Delay time of TCLK low to driver High-Z
Clock Recovery Capture Range
RCLK Duty Cycle
RCLK Pulse Width
RCLK Pulse Width Low Time
RCLK Pulse Width High Time
Rise/Fall Time
Receive Data Setup Time
Receive Data Hold Time
RDPn/RDNn Pulse Width (MCLK = High)
E1:
T1:
E1:
T1:
E1:
T1:
E1:
T1:
E1:
T1:
E1:
T1:
E1:
T1:
E1:
T1:
E1:
T1:
±
100 ppm
(3)
(2)
(2)
Parameter
(1)
(4)
50
QUAD T1/E1 SHORT HAUL LINE INTERFACE UNIT
-100
Min
457
607
203
259
203
259
200
200
200
200
200
300
-50
40
10
40
40
40
40
5
2.048
1.544
2.048
1.544
± 180
± 80
Typ
488
648
244
324
244
324
244
324
244
324
244
324
44
50
Max
100
+50
519
689
285
389
285
389
60
90
48
60
30
1
September 22, 2005
MHz
MHz
MHz
MHz
Unit
ppm
ppm
ppm
ppm
µs
µs
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
%
%
%

Related parts for 82V2044BB