MCF5282CVF80J Freescale Semiconductor, MCF5282CVF80J Datasheet - Page 225

no-image

MCF5282CVF80J

Manufacturer Part Number
MCF5282CVF80J
Description
IC MPU 512K FLASH 256MAPBGA
Manufacturer
Freescale Semiconductor
Series
MCF528xr
Datasheet

Specifications of MCF5282CVF80J

Core Processor
Coldfire V2
Core Size
32-Bit
Speed
80MHz
Connectivity
CAN, EBI/EMI, Ethernet, I²C, SPI, UART/USART
Peripherals
DMA, LVD, POR, PWM, WDT
Number Of I /o
150
Program Memory Size
512KB (512K x 8)
Program Memory Type
FLASH
Ram Size
64K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 3.6 V
Data Converters
A/D 8x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Package / Case
256-MAPBGA
Processor Series
MCF528x
Core
ColdFire V2
3rd Party Development Tools
JLINK-CF-BDM26, EWCF
Development Tools By Supplier
NNDK-MOD5282-KIT
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Lead Free Status / Rohs Status
No

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MCF5282CVF80J
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Chapter 13
External Interface Module (EIM)
This chapter describes data-transfer operations, error conditions, and reset operations.
“Synchronous DRAM Controller
13.1
The following list summarizes bus operation features:
13.2
Table 13-1
Freescale Semiconductor
Up to 24 bits of address and 32 bits of data
Access 8-, 16-, and 32-bit data port sizes
Generates byte, word, longword, and line-size transfers
Burst and burst-inhibited transfer support
Optional internal termination for external bus cycles
Features
Bus and Control Signals
summarizes the bus signals described in
1
These signals change after the falling edge. In the Electrical Specifications, these signals are
specified off of the rising edge because CLKIN is squared up internally.
Unless otherwise noted, in this chapter, “clock” refers to the CLKOUT used
for the bus.
Signal Name
CS[6:0]
SIZ[1:0]
A[23:0]
D[31:0]
OE
BS
R/W
TIP
TS
TA
1
1
1
MCF5282 and MCF5216 ColdFire Microcontroller User’s Manual, Rev. 3
Address bus
Byte selects
Chip selects
Data bus
Output enable
Read/write
Transfer size
Transfer acknowledge
Transfer in progress
Transfer start
Table 13-1. ColdFire Bus Signal Summary
Module,” describes DRAM cycles.
Description
NOTE
Chapter 14, “Signal
I/O
I/O
O
O
O
O
O
O
O
O
I
Descriptions”.
Rising
Falling
Falling
Rising
Falling
Rising
Rising
Rising
Rising
Rising
CLKOUT Edge
Chapter 15,
13-1

Related parts for MCF5282CVF80J