MCF5282CVF80J Freescale Semiconductor, MCF5282CVF80J Datasheet - Page 103

no-image

MCF5282CVF80J

Manufacturer Part Number
MCF5282CVF80J
Description
IC MPU 512K FLASH 256MAPBGA
Manufacturer
Freescale Semiconductor
Series
MCF528xr
Datasheet

Specifications of MCF5282CVF80J

Core Processor
Coldfire V2
Core Size
32-Bit
Speed
80MHz
Connectivity
CAN, EBI/EMI, Ethernet, I²C, SPI, UART/USART
Peripherals
DMA, LVD, POR, PWM, WDT
Number Of I /o
150
Program Memory Size
512KB (512K x 8)
Program Memory Type
FLASH
Ram Size
64K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 3.6 V
Data Converters
A/D 8x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Package / Case
256-MAPBGA
Processor Series
MCF528x
Core
ColdFire V2
3rd Party Development Tools
JLINK-CF-BDM26, EWCF
Development Tools By Supplier
NNDK-MOD5282-KIT
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Lead Free Status / Rohs Status
No

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MCF5282CVF80J
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Table 4-3
Table 4-4
invalidate all bit (CACR[CINV]).
Freescale Semiconductor
DBWE
EUSP
CLNF
Field
DCM
DWP
7–6
3–2
1–0
9
8
5
4
[CENB]
Default cache mode. This bit defines the default cache mode. For more information on the selection of the effective
memory attributes, see
0 Caching enabled
1 Caching disabled
Default buffered write enable. This bit defines the default value for enabling buffered writes. If DBWE = 0, the
termination of an operand write cycle on the processor's local bus is delayed until the external bus cycle is
completed. If DBWE = 1, the write cycle on the local bus is terminated immediately and the operation buffered in the
bus controller. In this mode, operand write cycles are effectively decoupled between the processor's local bus and
the external bus. Generally, enabled buffered writes provide higher system performance but recovery from access
errors can be more difficult. For the ColdFire core, reporting access errors on operand writes is always imprecise
and enabling buffered writes further decouples the write instruction and the signaling of the fault
0 Disable buffered writes
1 Enable buffered writes
Reserved, must be cleared.
Default write protection
0 Read and write accesses permitted
1 Only read accesses permitted
Enable user stack pointer. See
information on the dual stack pointer implementation.
0 Disable the processor’s use of the User Stack Pointer
1 Enable the processor’s use of the User Stack Pointer
Reserved, must be cleared.
Cache line fill. These bits control the size of the memory request the cache issues to the bus controller for different
initial instruction line access offsets. See
shows the relationship between CACR[CENB, DISI, & DISD] bits and the cache configuration.
shows the relationship between CACR[DISI, DISD, INVI, & INVD] and setting the cache
CACR
0
1
1
1
CACR
[DISI]
0
0
1
x
MCF5282 and MCF5216 ColdFire Microcontroller User’s Manual, Rev. 3
[DISD]
CACR
Table 4-3. Cache Configuration as Defined by CACR
0
1
0
x
Table 4-2. CACR Field Descriptions (continued)
Section 4.3.2, “Memory Reference
Instruction Cache
Split Instruction/
Section 2.2.3, “Supervisor/User Stack Pointers (A7 and
Configuration
Data Cache
Data Cache
N/A
Table 4-6
Cache is completely disabled
1 KByte direct-mapped instruction cache (uses upper
half of tag and storage arrays) and 1 KByte
direct-mapped write-through data cache (uses lower
half of tag and storage arrays)
2 KByte direct-mapped instruction cache (uses all of
tag and storage arrays)
2 KByte direct-mapped write-through data cache
(uses all of tag and storage arrays)
Description
for external fetch size based on miss address and CLNF.
Attributes.
Description
OTHER_A7)”for more
Cache
4-5

Related parts for MCF5282CVF80J