ST72F623F2M1 STMicroelectronics, ST72F623F2M1 Datasheet - Page 118

IC MCU 8BIT LS 8K 20-SOIC

ST72F623F2M1

Manufacturer Part Number
ST72F623F2M1
Description
IC MCU 8BIT LS 8K 20-SOIC
Manufacturer
STMicroelectronics
Series
ST7r
Datasheet

Specifications of ST72F623F2M1

Core Processor
ST7
Core Size
8-Bit
Speed
8MHz
Connectivity
USB
Peripherals
DMA, LVD, POR, PWM, WDT
Number Of I /o
11
Program Memory Size
8KB (8K x 8)
Program Memory Type
FLASH
Ram Size
384 x 8
Voltage - Supply (vcc/vdd)
4 V ~ 5.5 V
Data Converters
A/D 3x10b
Oscillator Type
Internal
Operating Temperature
0°C ~ 70°C
Package / Case
20-SOIC (7.5mm Width)
Processor Series
ST72F6x
Core
ST7
Data Bus Width
8 bit
Data Ram Size
384 B
Interface Type
SCI, SPI, USB
Maximum Clock Frequency
12 MHz
Number Of Programmable I/os
11
Number Of Timers
2
Operating Supply Voltage
4 V to 5.5 V
Maximum Operating Temperature
+ 70 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
0 C
On-chip Adc
10 bit
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Lead Free Status / Rohs Status
 Details
Other names
497-2114-5

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ST72F623F2M1
Manufacturer:
NXP
Quantity:
670
Part Number:
ST72F623F2M1
Manufacturer:
ST
0
Part Number:
ST72F623F2M1
Manufacturer:
ST
Quantity:
20 000
COMMUNICATION INTERFACE CHARACTERISTICS (Cont’d)
12.11.2 SPI - Serial Peripheral Interface
Subject to general operating condition for V
f
Figure 78. SPI Slave Timing Diagram with CPHA=0
Notes:
1. Data based on design simulation and/or characterization results, not tested in production.
2. When no communication is on-going the data output line of the SPI (MOSI in master mode, MISO in slave mode) has
its alternate function capability released. In this case, the pin status depends on the I/O port configuration.
3. Measurement points are done at CMOS levels: 0.3xV
118/139
CPU
Symbol
1/t
t
t
w(SCKH)
w(SCKL)
t
t
t
t
t
dis(SO)
t
t
t
t
t
t
t
r(SCK)
f(SCK)
su(SS)
t
su(MI)
t
h(MO)
f
v(MO)
MISO
MOSI
h(SS)
su(SI)
a(SO)
v(SO)
h(SO)
h(MI)
, and T
c(SCK)
h(SI)
SCK
SS
CPHA=0
CPOL=0
CPHA=0
CPOL=1
OUTPUT
INPUT
INPUT
A
SPI clock frequency
SPI clock rise and fall time
SS setup time
SS hold time
SCK high and low time
Data input setup time
Data input hold time
Data output access time
Data output disable time
Data output valid time
Data output hold time
Data output valid time
Data output hold time
unless otherwise specified.
see note 2
t
a(SO)
t
su(SS)
t
su(SI)
Parameter
t
t
MSB IN
w(SCKH)
w(SCKL)
MSB OUT
t
t
h(SI)
c(SCK)
t
DD
v(SO)
DD
,
Master
Slave
Slave
Slave
Master
Slave
Master
Slave
Master
Slave
Slave
Slave
Slave (after enable edge)
Master (after enable edge)
Doc ID 6996 Rev 5
BIT6 OUT
and 0.7xV
Refer to I/O port characteristics for more details on
the input/output alternate function characteristics
(SS, SCK, MOSI, MISO).
3)
Conditions
DD
BIT1 IN
.
t
f
f
h(SO)
CPU
CPU
=8MHz
=8MHz
t
t
r(SCK)
f(SCK)
f
CPU
LSB IN
0.0625
see I/O port pin description
Min
120
120
100
100
100
100
100
90
LSB OUT
0
0
0
0
/128
1)
t
h(SS)
Max
f
f
CPU
CPU
120
240
120
120
2
4
/4
/2
1)
t
dis(SO)
Unit
MHz
ns
note 2
see

Related parts for ST72F623F2M1