AT89LP51ED2-20AU Atmel, AT89LP51ED2-20AU Datasheet - Page 144

no-image

AT89LP51ED2-20AU

Manufacturer Part Number
AT89LP51ED2-20AU
Description
8-bit Microcontrollers - MCU 64KB 20MHz 2.4V-5.5V
Manufacturer
Atmel
Datasheet

Specifications of AT89LP51ED2-20AU

Rohs
yes
Core
8051
Processor Series
AT89x
Data Bus Width
8 bit
Maximum Clock Frequency
20 MHz
Program Memory Size
64 KB
Data Ram Size
256 B
On-chip Adc
Yes
Operating Supply Voltage
2.4 V to 5.5 V
Operating Temperature Range
- 40 C to + 85 C
Package / Case
TQFP-44
Mounting Style
SMD/SMT
Data Rom Size
4 KB
Interface Type
2-Wire, SPI, UART
Number Of Programmable I/os
36
Number Of Timers
3
Program Memory Type
Flash
Factory Pack Quantity
160

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AT89LP51ED2-20AU
Manufacturer:
Atmel
Quantity:
10 000
Table 19-3.
Table 19-4.
Table 19-5.
19.5
144
SSCS Address = ABH
Not Bit Addressable
Symbol
SC
SSADR Address = ACH
Not Bit Addressable
Symbol
SA
GC
SSDAT Address = ADH
Not Bit Addressable
Symbol
SD
Bit
Bit
Bit
7-0
6-0
7-0
Using the TWI
AT89LP51RD2/ED2/ID2 Preliminary
SC7
SA6
SD7
Function
Two-wire Interface Status
The current status code of the TWI logic and serial bus. See
status codes. Note that the three least significant bits always read as zero. The Status code is valid only while SI remains
set.
Function
Two-wire Interface Slave Address
The TWI will only respond to slave addresses that match this 7-bit address.
General Call Enable
Set to enable General Call address (00h) recognition. Clear to disable General Call address recognition.
Function
Two-wire Interface Serial Data
Writes to SSDAT queue the next address or data byte for transmission. Reads from SSDAT return the last address or
data byte present on the bus. Writes/reads to/from SSDAT must occur only while SI is set. Writes to SSDAT while SI = 0
are ignored. Reads from SSDAT while SI = 0 may return random data.
7
7
7
SSCS – Two-Wire Status Register
SSADR – Two-Wire Address Register
SSDAT – Two-Wire Data Register
SC6
SA5
SD6
The AT89LP TWI is byte-oriented and interrupt based. Interrupts are issued after all bus events,
like reception of a byte or transmission of a START condition. Because the TWI is interrupt-
based, the application software is free to carry on other operations during a TWI byte transfer.
Note that the TWI Interrupt Enable (ETWI) bit in IE2 together with the Global Interrupt Enable bit
in EA allow the application to decide whether or not assertion of the SI flag should generate an
6
6
6
SC5
SA4
SD5
5
5
5
SC4
SA3
SD4
4
4
4
SC3
SA2
SD3
3
3
3
Table 19-6
through
SA1
SD2
0
2
2
2
Table 19-10
Reset Value = 1111 1000B
Reset Value = 1111 1110B
Reset Value = 1111 1111B
SA0
SD1
0
1
1
1
for a description of the
SD0
GC
0
0
0
0
3714A–MICRO–7/11

Related parts for AT89LP51ED2-20AU