LPC1317FHN33,551 NXP Semiconductors, LPC1317FHN33,551 Datasheet - Page 27

no-image

LPC1317FHN33,551

Manufacturer Part Number
LPC1317FHN33,551
Description
ARM Microcontrollers - MCU 32bit ARM Cortex-M3 64KB Flash 10KB SRAM
Manufacturer
NXP Semiconductors
Datasheet

Specifications of LPC1317FHN33,551

Rohs
yes
Core
ARM Cortex M3
Processor Series
LPC1317
Data Bus Width
32 bit
Maximum Clock Frequency
72 MHz
Program Memory Size
64 KB
Data Ram Size
8 KB
On-chip Adc
Yes
Operating Supply Voltage
2 V to 3.6 V
Operating Temperature Range
- 40 C to + 85 C
Package / Case
HVQFN-33
Mounting Style
SMD/SMT
Factory Pack Quantity
260

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LPC1317FHN33,551
Manufacturer:
NXP
Quantity:
201
Part Number:
LPC1317FHN33,551
Manufacturer:
NXP/恩智浦
Quantity:
20 000
NXP Semiconductors
LPC1315_16_17_45_46_47
Product data sheet
7.9.1.1 Features
7.8.1 Features
7.9.1 Full-speed USB device controller
7.10 USART
7.9 USB interface
Remark: The USB interface is available on parts LPC1345/46/47 only.
The Universal Serial Bus (USB) is a 4-wire bus that supports communication between a
host and one or more (up to 127) peripherals. The host controller allocates the USB
bandwidth to attached devices through a token-based protocol. The bus supports
hot-plugging and dynamic configuration of the devices. All transactions are initiated by the
host controller.
The LPC1345/46/47 USB interface consists of a full-speed device controller with on-chip
PHY (PHYsical layer) for device functions.
Remark: Configure the LPC1345/46/47 in default power mode with the power profiles
before using the USB (see
performance, efficiency, or low-power mode.
The device controller enables 12 Mbit/s data exchange with a USB Host controller. It
consists of a register interface, serial interface engine, and endpoint buffer memory. The
serial interface engine decodes the USB data stream and writes data to the appropriate
endpoint buffer. The status of a completed USB transfer or error condition is indicated via
status registers. An interrupt is also generated if enabled.
The LPC1315/16/17/45/46/47 contains one USART.
GPIO pins can be configured as input or output by software.
All GPIO pins default to inputs with interrupt disabled at reset.
Pin registers allow pins to be sensed and set individually.
Up to eight GPIO pins can be selected from all GPIO pins to create an edge- or
level-sensitive GPIO interrupt request.
Port interrupts can be triggered by any pin or pins in each port.
Dedicated USB PLL available.
Fully compliant with USB 2.0 specification (full speed).
Supports 10 physical (5 logical) endpoints including one control endpoint.
Single and double buffering supported.
Each non-control endpoint supports bulk, interrupt, or isochronous endpoint types.
Supports wake-up from Deep-sleep mode and Power-down mode on USB activity
and remote wake-up.
Supports SoftConnect.
Supports Link Power Management (LPM).
All information provided in this document is subject to legal disclaimers.
Rev. 3 — 20 September 2012
Section
7.18.5.1). Do not use the USB with the part in
LPC1315/16/17/45/46/47
32-bit ARM Cortex-M3 microcontroller
© NXP B.V. 2012. All rights reserved.
27 of 77

Related parts for LPC1317FHN33,551