MT29C4G48MAZAPAKD-5 E IT Micron, MT29C4G48MAZAPAKD-5 E IT Datasheet - Page 62
MT29C4G48MAZAPAKD-5 E IT
Manufacturer Part Number
MT29C4G48MAZAPAKD-5 E IT
Description
Manufacturer
Micron
Datasheet
1.MT29C4G48MAZAPAKD-5_IT.pdf
(218 pages)
- Current page: 62 of 218
- Download datasheet (5Mb)
RANDOM DATA INPUT (85h)
Figure 37: RANDOM DATA INPUT (85h) Operation
PDF: 09005aef83ba4387
168ball_nand_lpddr_j42p_j4z2_j4z3_omap.pdf – Rev. H 3/11
Cycle type
I/O[7:0]
RDY
As defined for PAGE
(CACHE) PROGRAM
D
The RANDOM DATA INPUT (85h) command changes the column address of the selec-
ted cache register and enables data input on the last-selected die (LUN). This command
is accepted by the selected die (LUN) when it is ready (RDY = 1; ARDY = 1). It is also
accepted by the selected die (LUN) during cache program operations
(RDY = 1; ARDY = 0).
Writing 85h to the command register, followed by two column address cycles contain-
ing the column address, puts the selected die (LUN) into data input mode. After the
second address cycle is issued, the host must wait at least
The selected die (LUN) stays in data input mode until another valid command is issued.
Though data input mode is enabled, data input from the host is optional. Data input
begins at the column address specified.
The RANDOM DATA INPUT (85h) command is allowed after the required address cy-
cles are specified, but prior to the final command cycle (10h, 11h, 15h) of the following
commands while data input is permitted: PROGRAM PAGE (80h-10h), PROGRAM PAGE
CACHE (80h-15h), PROGRAM FOR INTERNAL DATA MOVE (85h-10h), and PROGRAM
FOR TWO-PLANE INTERNAL DATA MOVE (85h-11h).
In devices that have more than one die (LUN) per target, the RANDOM DATA INPUT
(85h) command can be used with other commands that support interleaved die (multi-
LUN) operations.
Dn
IN
Dn + 1
D
IN
Command
168-Ball NAND Flash and LPDDR PoP (TI OMAP) MCP
85h
Address
C1
62
Address
C2
Micron Technology, Inc. reserves the right to change products or specifications without notice.
t
ADL
Column Address Operations
D
Dk
IN
As defined for PAGE
(CACHE) PROGRAM
t
Dk + 1
ADL before inputting data.
D
IN
© 2009 Micron Technology, Inc. All rights reserved.
Dk + 2
D
IN
Related parts for MT29C4G48MAZAPAKD-5 E IT
Image
Part Number
Description
Manufacturer
Datasheet
Request
R
Part Number:
Description:
VFBGA 63/I°//MICRON NAND FLASH 1Gb Mass Storage
Manufacturer:
Micron Semiconductor Products
Datasheet:
Part Number:
Description:
Manufacturer:
Micron Semiconductor Products
Datasheet:
Part Number:
Description:
SYNCHRONOUS DRAM
Manufacturer:
Micron Semiconductor Products
Datasheet:
Part Number:
Description:
Q-FLASHTM MEMORY
Manufacturer:
Micron Semiconductor Products
Datasheet:
Part Number:
Description:
Manufacturer:
Micron Semiconductor Products
Datasheet:
Part Number:
Description:
Manufacturer:
Micron Semiconductor Products
Datasheet:
Part Number:
Description:
Manufacturer:
Micron Semiconductor Products
Datasheet:
Part Number:
Description:
Manufacturer:
Micron Semiconductor Products
Datasheet:
Part Number:
Description:
4Meg x 4, 3,3V FPM DRAM
Manufacturer:
Micron Semiconductor Products
Datasheet:
Part Number:
Description:
4Meg x 4, 3,3V FPM DRAM
Manufacturer:
Micron Semiconductor Products
Datasheet:
Part Number:
Description:
Manufacturer:
Micron Semiconductor Products
Datasheet:
Part Number:
Description:
Manufacturer:
Micron Semiconductor Products
Datasheet:
Part Number:
Description:
4Meg x 4 banks, EDO DRAM, 3.3V, standard refresh, 50ns
Manufacturer:
Micron Semiconductor Products
Datasheet:
Part Number:
Description:
4Meg x 4 banks, EDO DRAM, 3.3V, standard refresh, 50ns
Manufacturer:
Micron Semiconductor Products
Datasheet:
Part Number:
Description:
4Meg x 4 banks, EDO DRAM, 3.3V, standard refresh, 60ns
Manufacturer:
Micron Semiconductor Products
Datasheet: