HD6417606 RENESAS [Renesas Technology Corp], HD6417606 Datasheet - Page 159

no-image

HD6417606

Manufacturer Part Number
HD6417606
Description
Manufacturer
RENESAS [Renesas Technology Corp]
Datasheet
Bit
9
8
7
6, 5
4
3
Bit Name
A3CL1
A3CL0
TRWL1
TRWL0
Initial
Value
0
1
0
All 0
0
0
R/W
R
R/W
R/W
R
R/W
R/W
Description
Reserved
This bit is always read as 0. The write value should
always be 0.
CAS Latency for Area 3.
Specify the CAS latency for area 3.
00: 1 cycle
01: 2 cycles
10: 3 cycles
11: Reserved (setting prohibited)
Reserved
These bits are always read as 0. The write value should
always be 0.
Wait Cycle Number for Precharge Start Wait
Specify the number of minimum wait cycles inserted to
wait for the start of precharge in the following cases.
From the issuing of the WRITA command by this LSI
to the start of the auto-precharge in the SDRAM.
The ACTV command for the same bank is issued
after issuing the WRITA command in non-bank active
mode.
To confirm how many cycles should be needed in the
SDRAM between receiving the WRITA command and
the auto-precharge start, refer to the data sheets for
each SDRAM. Set this bit so that the cycle number in
that data sheets should not exceed the cycle number
set by this bit.
From the issuing of the WRIT command by this LSI to
the issuing of the PRE command.
A different row address in the same bank is accessed
in bank active mode.
00: 0 cycle (no wait cycle)
01: 1 cycle
10: 2 cycles
11: 3 cycles
Rev. 4.00 Sep. 13, 2007 Page 133 of 502
Section 7 Bus State Controller (BSC)
REJ09B0239-0400

Related parts for HD6417606