mc9s12ne64 Freescale Semiconductor, Inc, mc9s12ne64 Datasheet - Page 345

no-image

mc9s12ne64

Manufacturer Part Number
mc9s12ne64
Description
Hcs12 Microcontrollers Microcontroller
Manufacturer
Freescale Semiconductor, Inc
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
mc9s12ne64CPV
Manufacturer:
RENESAS
Quantity:
21 000
Part Number:
mc9s12ne64CPV
Manufacturer:
FREESCAL
Quantity:
455
Part Number:
mc9s12ne64CPV
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mc9s12ne64CPVE
Manufacturer:
ST
Quantity:
445
Part Number:
mc9s12ne64CPVE
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mc9s12ne64VTU
Manufacturer:
FREESCALE
Quantity:
1 831
Part Number:
mc9s12ne64VTU
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mc9s12ne64VTUE
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mc9s12ne64VTUE
Manufacturer:
ALTERA
0
Part Number:
mc9s12ne64VTUE
Manufacturer:
FREESCALE
Quantity:
20 000
MII_COL, MII_CRS, MII_MDC, and MII_MDIO signals are disabled. During loopback, the MII to
external and internal PHYs are disabled. Loopback mode requires that the user set the FDX bit to configure
for full-duplex mode. Loopback connects the outs to the ins and relies on the unidirectional nature of full
duplex to transfer data in parallel. The bidirectional nature of half duplex does not allow the RX to accept
transmit data without using some kind of intermediate storage buffer.
11.4.8
The EMAC provides a software reset capability. When the MACRST bit is set, all registers are reset to
their default values. The EMACE bit is cleared. The receiver and transmitter are initialized. Any reception
and/or transmission currently in progress is abruptly aborted.
11.4.9
When an interrupt event occurs, a bit is set in the IEVENT register. Note that bits in the IEVENT register
are set by the event and remain set until cleared by software. If a bit in the IEVENT register is set and the
corresponding bit is set in the IMASK register, the corresponding interrupt signal asserts. Individual
interrupts are cleared by software by writing a 1 to the corresponding bit in the IEVENT register.
The interrupt sources are listed in
11.4.10 Debug and Stop
During system debug (freeze) mode, the EMAC functions normally.When the system enters low-power
stop mode, the EMAC is immediately disabled. Any receive in progress is dropped and any PAUSE
timeout is cleared. The user must not enter low-power stop mode while TXACT or BUSY is set.
Freescale Semiconductor
Software Reset
Interrupts
Receive Flow Control (RFCIF)
Babbling Receive Error (BREIF)
Receive Error (RXEIF)
Receive Buffer A Overrun (RXAOIF)
Receive Buffer B Overrun (RXBOIF)
Receive Buffer A Complete (RXACIF)
Receive Buffer B Complete (RXBCIF)
MII Management Transfer Complete (MMCIF)
Late Collision (LCIF)
Excessive Collision (ECIF)
Frame Transmission Complete (TXCIF)
Interrupt Source
Table
MC9S12NE64 Data Sheet, Rev. 1.1
Table 11-12. Interrupt Vectors
11-12.
CCR Mask
I bit
I bit
I bit
I bit
I bit
I bit
I bit
I bit
I bit
I bit
I bit
IMASK (RXAOIE)
IMASK (RXBOIE)
IMASK (RXACIE)
IMASK (RXBCIE)
IMASK (BREIE)
IMASK (RXEIE)
IMASK (MMCIE)
IMASK (TXCIE)
IMASK (RFCIE)
IMASK (ECIE)
IMASK (LCIE)
Local Enable
Functional Description
345

Related parts for mc9s12ne64