atmega32c1 ATMEL Corporation, atmega32c1 Datasheet - Page 81

no-image

atmega32c1

Manufacturer Part Number
atmega32c1
Description
Atmega32m1 Automotive 8-bit Avr Microcontroller With 32k/64k Bytes In-system Programmable Flash
Manufacturer
ATMEL Corporation
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
atmega32c1-15AZ
Manufacturer:
ATMEL
Quantity:
170
Part Number:
atmega32c1-15AZ
Manufacturer:
Atmel
Quantity:
10 000
10. External Interrupts
10.1
7647A–AVR–02/08
Pin Change Interrupt Timing
The External Interrupts are triggered by the INT3:0 pins or any of the PCINT23..0 pins. Observe
that, if enabled, the interrupts will trigger even if the INT3:0 or PCINT23..0 pins are configured as
outputs. This feature provides a way of generating a software interrupt. The pin change interrupt
PCI2 will trigger if any enabled PCINT23..16 pin toggles. The pin change interrupt PCI1 will trig-
ger if any enabled PCINT14..8 pin toggles. The pin change interrupt PCI0 will trigger if any
enabled PCINT7..0 pin toggles. The PCMSK3, PCMSK2, PCMSK1 and PCMSK0 Registers
control which pins contribute to the pin change interrupts. Pin change interrupts on PCINT26..0
are detected asynchronously. This implies that these interrupts can be used for waking the part
also from sleep modes other than Idle mode.
The INT3:0 interrupts can be triggered by a falling or rising edge or a low level. This is set up as
indicated in the specification for the External Interrupt Control Register A – EICRA. When the
INT3:0 interrupts are enabled and are configured as level triggered, the interrupts will trigger as
long as the pin is held low. Note that recognition of falling or rising edge interrupts on INT3:0
requires the presence of an I/O clock, described in
page
rupt can be used for waking the part also from sleep modes other than Idle mode. The I/O clock
is halted in all sleep modes except Idle mode.
Note that if a level triggered interrupt is used for wake-up from Power-down, the required level
must be held long enough for the MCU to complete the wake-up to trigger the level interrupt. If
the level disappears before the end of the Start-up Time, the MCU will still wake up, but no inter-
rupt will be generated. The start-up time is defined by the SUT and CKSEL Fuses as described
in
An example of timing of a pin change interrupt is schown in Figure 10-1.
Figure 10-1. Timing of a pin change interrupts
PCINT[i]
“Clock Systems and their Distribution” on page
pin
clk
29. Low level interrupt on INT3:0 is detected asynchronously. This implies that this inter-
pcint_set/flag
PCINT[i] pin
pcint_in[i]
pcint_syn
pin_sync
pin_lat
D
LE
PCIF
clk
Q
n
pin_lat
D
Q
pin_sync
(of PCMSK
PCINT[i] bit
n
)
pcint_in[i]
29.
0
7
“Clock Systems and their Distribution” on
ATmega32/64/M1/C1
clk
D
Q
pcint_sync
D
Q
pcint_set/flag
D
Q
(interrupt
PCIF
flag)
n
81

Related parts for atmega32c1