mpc8568e Freescale Semiconductor, Inc, mpc8568e Datasheet - Page 79
mpc8568e
Manufacturer Part Number
mpc8568e
Description
Mpc8568e Powerquicc Iii Processor
Manufacturer
Freescale Semiconductor, Inc
Datasheet
1.MPC8568E.pdf
(140 pages)
Available stocks
Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
mpc8568eCVTAQGG
Manufacturer:
FREESCALE
Quantity:
310
Company:
Part Number:
mpc8568eCVTAQGG
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Company:
Part Number:
mpc8568ePXAQGG
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Company:
Part Number:
mpc8568eVTAQGG
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Company:
Part Number:
mpc8568eVTAUJJ
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
15.2
Table 50
15.3
LP-Serial links use differential signaling. This section defines terms used in the description and
specification of differential signals.
waveforms for either a transmitter output (TD and TD) or a receiver input (RD and RD). Each signal
swings between A Volts and B Volts where A > B. Using these waveforms, the definitions are as follows:
Freescale Semiconductor
Symbol
t
t
REFCJ
REFPJ
t
REF
7. The transmitter output signals and the receiver input signals TD, TD, RD and RD each have a
8. The differential output signal of the transmitter, V
9. The differential input signal of the receiver, V
10. The differential output signal of the transmitter and the differential input signal of the receiver
11. The peak value of the differential transmitter output signal and the differential receiver input
12. The peak-to-peak value of the differential transmitter output signal and the differential receiver
peak-to-peak swing of A – B Volts
each range from A – B to –(A – B) Volts
signal is A – B Volts
input signal is 2 * (A – B) Volts
A Volts
B Volts
REFCLK cycle time
REFCLK cycle-to-cycle jitter. Difference in the
period of any two adjacent REFCLK cycles
Phase jitter. Deviation in edge location with
respect to mean edge location
lists AC requirements.
AC Requirements for Serial RapidIO SD_REF_CLK and
SD_REF_CLK
Signal Definitions
MPC8568E/MPC8567E PowerQUICC III™ Integrated Processor Hardware Specifications, Rev. 0
Parameter Description
Figure 52. Differential Peak-Peak Voltage of Transmitter or Receiver
Table 53. SD_REF_CLK and SD_REF_CLK AC Requirements
TD or RD
TD or RD
Figure 52
Differential Peak-Peak = 2 * (A-B)
shows how the signals are defined. The figures show
Min
–40
—
—
ID
Typical Max Units
10(8)
, is defined as V
—
—
OD
, is defined as V
80
40
—
ns
ps
ps
RD
8 ns applies only to serial RapidIO
with 125-MHz reference clock
-V
TD
RD
–V
TD
Comments
—
—
Serial RapidIO
79