ez80l92 ZiLOG Semiconductor, ez80l92 Datasheet - Page 46

no-image

ez80l92

Manufacturer Part Number
ez80l92
Description
Ez80acclaim Flash Microcontrollers
Manufacturer
ZiLOG Semiconductor
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ez80l92AZ020EC
Manufacturer:
Zilog
Quantity:
10 000
Part Number:
ez80l92AZ020EC00TR
Manufacturer:
Zilog
Quantity:
10 000
Part Number:
ez80l92AZ020EG
Manufacturer:
Zilog
Quantity:
10 000
Part Number:
ez80l92AZ020SC
Manufacturer:
Zilog
Quantity:
10 000
Part Number:
ez80l92AZ020SC00TR
Manufacturer:
Zilog
Quantity:
10 000
Part Number:
ez80l92AZ020SG
Manufacturer:
SYNERGY
Quantity:
5 000
Part Number:
ez80l92AZ050EG
Manufacturer:
ZILOG
Quantity:
445
Part Number:
ez80l92AZ050EG
Manufacturer:
ZiLOG
Quantity:
135
Part Number:
ez80l92AZ050SC
Manufacturer:
ST
Quantity:
12 000
Part Number:
ez80l92AZ050SG
Manufacturer:
Everlight
Quantity:
12 000
PS013014-0107
Note:
Writing a 1 to the Port x Data register outputs a High at the pin. Writing a 0 to the Port x
Data register results in a high-impedance output.
GPIO Mode 5.
GPIO Mode 6.
ing edge on the pin cause an interrupt request to be sent to the eZ80
the Port x Data register bit position resets the corresponding interrupt request. Writing 0
produces no effect. You must set the Port x Data register prior to entering the edge-
triggered interrupt mode.
GPIO Mode 7.
alternate (secondary) functions assigned to the pin. For example, the alternate mode
function for PC7 is RI1 and the alternate mode function for PB4 is the Timer 4 Out. When
GPIO Mode 7 is enabled, the pin output data and pin tristated control come from the
alternate function's data output and tristate control, respectively. The value in the Port x
Data register has no effect on operation.
Input signals are sampled by the system clock before being passed to the alternate
function input.
GPIO Mode 8.
request is generated when the level at the pin is the same as the level stored in the Port x
Data register. The port pin value is sampled by the system clock. The input pin must be
held at the selected interrupt level for a minimum of 2 clock periods to initiate an interrupt.
The interrupt request remains active as long as this condition is maintained at the external
source.
GPIO Mode 9.
value in the Port x Data register determines if a positive or negative edge causes an
interrupt request. A 0 in the Port x Data register bit sets the selected pin to generate an
interrupt request for falling edges. A 1 in the Port x Data register bit sets the selected pin to
generate an interrupt request for rising edges. The interrupt request remains active until a 1
is written to the corresponding interrupt request of the Port x Data register bit. Writing a 0
produces no effect on operation. You must set the Port x Data register before entering the
edge-triggered interrupt mode.
A simplified block diagram of a GPIO port pin is illustrated in
Reserved. This pin generates high-impedance output.
This bit enables a dual edge-triggered interrupt mode. Both rising and fall-
For Ports B, C, and D, this port pin is configured to pass control over to the
The port pin is configured for level-sensitive interrupt modes. An interrupt
The port pin is configured for single edge-triggered interrupt mode. The
General-Purpose Input/Output
Figure
Product Specification
®
CPU. Writing 1 to
3.
eZ80L92 MCU
40

Related parts for ez80l92