S1D13700F01 Epson Electronics America, Inc., S1D13700F01 Datasheet - Page 16

no-image

S1D13700F01

Manufacturer Part Number
S1D13700F01
Description
Embedded Memory Graphics Lcd Controller
Manufacturer
Epson Electronics America, Inc.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
S1D13700F01A100
Manufacturer:
MTK
Quantity:
5 000
Part Number:
S1D13700F01A100
Manufacturer:
Epson Electronics America Inc-Semiconductor Div
Quantity:
10 000
Part Number:
S1D13700F01A100
Manufacturer:
EPSON/爱普生
Quantity:
20 000
Page 16
5.2.1 Host Interface
S1D13700F01
X42A-A-002-04
Pin Name Type Pin #
CNF[1:0]
CNF[3:2]
A[15:1]
D[7:0]
CNF4
RD#
A0
IO
I
I
I
I
I
I
62-64,
44-47,
57, 56
59, 58
13-15
49-52
8-11,
2-6,
16
60
41
Many of the host interface pins have different functions depending on the selection of the
host bus interface (see configuration of CNF[4:2] pins in Table 5-6: “Summary of Config-
uration Options,” on page 20). For a summary of host interface pins, see Table 5-7: “Host
Interface Pin Mapping,” on page 21.
CB2
Cell
CI
CI
SI
SI
SI
SI
HIOVDD
HIOVDD
HIOVDD
HIOVDD
HIOVDD
HIOVDD
HIOVDD
Table 5-2 Host Interface Pin Descriptions
Power
RESET#
Power
State
On
Z
Revision 4.05
System Address pins 15-1.
System Address pin 0.
System data bus pins 7-0.
These tristate input/output data pins must be connected to the
microprocessor data bus.
These input pins are used for configuration of the FPSHIFT clock
cycle time and must be connected to either HIOVDD or VSS. For
further information, see Section 5.3, “Summary of Configuration
Options” on page 20.
These input pins select the host bus interface (microprocessor
interface) and must be connected to either HIOVDD or VSS. The
S1D13700F01 supports Generic processors (such as the 8085 and
Z80®), the MC68K family of processors (such as the 68000) and
the M6800 family of processors (such as the 6800). For further
information, see Section 5.3, “Summary of Configuration Options”
on page 20.
This input pin selects the microprocessor addressing mode and
must be connected to either HIOVDD or VSS. The S1D13700F01
supports both Direct and Indirect addressing modes. For further
information, see Section 5.3, “Summary of Configuration Options”
on page 20.
This input pin has multiple functions.
• For Direct addressing mode, these pins are used for the
• For Indirect addressing mode, these pins must be connected
• For Direct addressing mode, this pin is used for system
• For Indirect addressing mode, this pin in conjunction with RD#
• When the Generic host bus interface is selected, this pin is the
• When the M6800 host bus interface is selected, this pin is the
• When the MC68K host bus interface is selected, this pin is the
system address bits 15-1.
to ground (VSS).
address bit 0.
and WR# determines the type of data present on the data bus.
active-LOW read strobe (RD#). The S1D13700F01 data
output buffers are enabled when this signal is low.
active-high enable clock (E). Data is read from or written to the
S1D13700F01 when this clock goes high.
active-low lower data strobe (LDS#). Data is read from or
written to the S1D13700F01 when this signal goes low.
Description
Epson Research and Development
Hardware Functional Specification
Vancouver Design Center
Issue Date: 2005/12/13

Related parts for S1D13700F01