LFEC3E-3QN208I Lattice, LFEC3E-3QN208I Datasheet - Page 401
LFEC3E-3QN208I
Manufacturer Part Number
LFEC3E-3QN208I
Description
IC FPGA 3KLUTS 208PQFP
Manufacturer
Lattice
Series
EC3r
Datasheets
1.LFEC3E-5TN144C.pdf
(163 pages)
2.LFE3-35EA-8FN672I.pdf
(21 pages)
3.LFEC3E-3QN208I.pdf
(478 pages)
Specifications of LFEC3E-3QN208I
Number Of Logic Elements/cells
3100
Number Of Labs/clbs
-
Total Ram Bits
56320
Number Of I /o
145
Number Of Gates
-
Voltage - Supply
1.14 V ~ 1.26 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
208-BFQFP
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
Q6377645
Available stocks
Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
LFEC3E-3QN208I
Manufacturer:
Lattice Semiconductor Corporation
Quantity:
10 000
- Current page: 401 of 478
- Download datasheet (13Mb)
Lattice Semiconductor
Figure 16-1. Floorplanning May be Able to Help Bring These Registers Closer
Figure 16-2. Floorplanning is Not Needed Here Because the Routing is Efficient
Floorplan to Improve Design Performance
Properly applied, design floorplanning not only preserves, but improves design performance. Floorplanning meth-
odologies can be used to place modules, entities, or any group of logic to regions in a device’s floorplan. Because
floorplanning assignments can be hierarchical, designers can have more control over the placement and perfor-
mance of modules and groups of modules.
In addition to hierarchical blocks, like grouping an entire VHDL entity or Verilog module, designers can floorplan
individual nodes (e.g., instantiate a library element for a function in the critical path and then group the library ele-
ment). This technique is useful if the critical path spans multiple design blocks.
Note: Although floorplanning can increase performance, it may also degrade performance if it is not applied cor-
rectly within software limitations.
Floorplan to Preserve Module Performance
Floorplanning with design constraints maintains design performance by grouping the placement of nodes in a
device, i.e., the relative placement of logic within a grouped region remains constant. The ispLEVER software then
places the grouped region into the top-level design with these constraints. When placing logic in a region, the isp-
LEVER software does not preserve the routing information. This approach provides more flexibility when the soft-
ware imports the region into the top-level design and helps fitting.
Floorplan for Design Reuse
Floorplanning facilitates design reuse by its ability to reproduce the performance of a module designed in a differ-
ent project. For frequently used modules, designers can create a library of verified designs that can be incorpo-
rated into other larger designs. The library only has to contain the VHDL or Verilog source code along with grouping
attributes and some comments detailing useful information to the user, such as performance and size. With a
parameterized module, in-code assignments can specify the module’s size and grouping assignments.
Targeting the same device used in the original design likely achieves the best results, although other devices in the
same family will likely work well. When using a different device in the same family, the exact placement of the
region may not be possible. Similar performance, however, may be possible by moving or floating regions. A float-
ing region groups the logic together and guides the ispLEVER software toward achieving a placement that meets
the performance requirements of the module. A similar approach can also be taken if exact placement of a module
is not applicable because of multiple instantiations of a module in a top-level design.
Logical Details:
Logical Details:
Source:
Destination:
Delay:
Source:
Destination:
Delay:
Cell type
FF
FF
Cell type
FF
FF
8.062ns
7.358ns
Pin type
Q
Data in
Pin type
Q
Data in
(18.2% logic, 81.8% route), 2 logic levels.
(61.2% logic, 38.8% route), 4 logic levels.
16-3
Lattice Semiconductor Design Floorplanning
Cell name
ibuf/reg_init_start (from clk_ib+)
ibuf/sd/reg_new_state (to clk_ib +)
Cell name
mem_if_tx_address_8 (from clk_c +)
mem_if_tx_address_17 (to clk_c +)
(clock net +/-)
(clock net +/-)
Related parts for LFEC3E-3QN208I
Image
Part Number
Description
Manufacturer
Datasheet
Request
R
Part Number:
Description:
FPGA - Field Programmable Gate Array 3.1K LUTs 97 IO 1.2V -3 Spd I
Manufacturer:
Lattice
Part Number:
Description:
FPGA - Field Programmable Gate Array 3.1K LUTs 67 IO 1.2V -3 Spd I
Manufacturer:
Lattice
Part Number:
Description:
FPGA - Field Programmable Gate Array 3.1K LUTs 145 IO 1.2 V -3 Spd I
Manufacturer:
Lattice
Part Number:
Description:
FPGA LatticeEC Family 3100 Cells 340MHz 130nm (CMOS) Technology 1.2V 256-Pin FBGA
Manufacturer:
LATTICE SEMICONDUCTOR
Datasheet:
Part Number:
Description:
FPGA - Field Programmable Gate Array 3.1K LUTs Pb-Free
Manufacturer:
Lattice
Datasheet:
Part Number:
Description:
FPGA - Field Programmable Gate Array 3.1K LUTs
Manufacturer:
Lattice
Datasheet:
Part Number:
Description:
FPGA LatticeEC Family 3100 Cells 340MHz 130nm (CMOS) Technology 1.2V 256-Pin FBGA
Manufacturer:
Lattice
Datasheet:
Part Number:
Description:
IC FPGA 3.1KLUTS 67I/O 100-TQFP
Manufacturer:
Lattice
Datasheet:
Part Number:
Description:
IC FPGA 3.1KLUTS 97I/O 144-TQFP
Manufacturer:
Lattice
Datasheet:
Part Number:
Description:
IC FPGA 3.1KLUTS 97I/O 144-TQFP
Manufacturer:
Lattice
Datasheet:
Part Number:
Description:
IC FPGA 3.1KLUTS 160I/O 256-BGA
Manufacturer:
Lattice
Datasheet:
Part Number:
Description:
IC FPGA 3.1KLUTS 67I/O 100-TQFP
Manufacturer:
Lattice
Datasheet:
Part Number:
Description:
IC FPGA 3.1KLUTS 145I/O 208-PQFP
Manufacturer:
Lattice
Datasheet:
Part Number:
Description:
IC FPGA 3.1KLUTS 160I/O 256-BGA
Manufacturer:
Lattice
Datasheet:
Part Number:
Description:
IC FPGA 3.1KLUTS 160I/O 256-BGA
Manufacturer:
Lattice
Datasheet: