PIC24FJ256DA210-I/PT Microchip Technology Inc., PIC24FJ256DA210-I/PT Datasheet - Page 318

no-image

PIC24FJ256DA210-I/PT

Manufacturer Part Number
PIC24FJ256DA210-I/PT
Description
100 TQFP 12x12x1mm TRAY, 16-bit, 256KB Flash, 96K RAM, USB, Graphics
Manufacturer
Microchip Technology Inc.
Datasheet

Specifications of PIC24FJ256DA210-I/PT

A/d Inputs
24 Channel, 10-Bit
Comparators
3
Cpu Speed
16 MIPS
Eeprom Memory
0 Bytes
Input Output
84
Interface
I2C/SPI/UART
Memory Capacity
256 Kbytes
Memory Type
Flash
Number Of Bits
16
Number Of Leads
100
Number Of Pins
100
Package Type
100-Pin TQFP
Programmable Memory
256K Bytes
Ram Size
96K Bytes
Speed
32 MHz
Temperature Range
–40 to +85 °C
Timers
5-16-bit
Voltage, Range
2.2-3.6 V
Voltage, Rating
2.2-3.6 V
Run Mode
800 μA/MIPS, 3.3 V Typical
Standby Current With 32 Khz Oscillator
22 μA, 3.3 V Typical
Lead Free Status / Rohs Status
RoHS Compliant part

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PIC24FJ256DA210-I/PT
Manufacturer:
Microchip Technology
Quantity:
10 000
Part Number:
PIC24FJ256DA210-I/PT
Manufacturer:
MICROCHIP
Quantity:
20
Part Number:
PIC24FJ256DA210-I/PT
Manufacturer:
MICROCHIP/微芯
Quantity:
20 000
Part Number:
PIC24FJ256DA210-I/PT
0
Company:
Part Number:
PIC24FJ256DA210-I/PT
Quantity:
3
PIC24FJ256DA210 FAMILY
REGISTER 22-23: G1VSYNC: VERTICAL SYNCHRONIZATION CONTROL REGISTER
REGISTER 22-24: G1DBLCON: DISPLAY BLANKING CONTROL REGISTER
DS39969B-page 318
bit 15
bit 7
Legend:
R = Readable bit
-n = Value at POR
bit 15-8
bit 7-0
bit 15
bit 7
Legend:
R = Readable bit
-n = Value at POR
bit 15-8
bit 7-0
VSLEN7
VENST7
HENST7
VSST7
R/W-0
R/W-0
R/W-0
R/W-0
VSLEN<7:0>: V
The DPVSOE bit (G1CON3<1>) must be set for the V
VSST<7:0>: V
This is the number of lines from the start of vertical blanking to the start of V
VENST<7:0>: Vertical Blanking Start to First Displayed Line Configuration bits (in lines)
This is the number of lines from the start of vertical blanking to the first displayed line of a frame.
HENST<7:0>: Horizontal Blanking Start to First Displayed Pixel Configuration bits (in DISPCLKs)
This is the number of GCLK cycles from the start of horizontal blanking to the first displayed pixel of
each displayed line.
VSLEN6
VENST6
HENST6
VSST6
R/W-0
R/W-0
R/W-0
R/W-0
SYNC
W = Writable bit
‘1’ = Bit is set
W = Writable bit
‘1’ = Bit is set
SYNC
VSLEN5
VSST5
HENST5
VENST5
R/W-0
R/W-0
R/W-0
R/W-0
Start Delay Configuration bits (in lines)
Pulse-Width Configuration bits (in lines)
VSLEN4
VSST4
R/W-0
R/W-0
VENST4
HENST4
R/W-0
R/W-0
U = Unimplemented bit, read as ‘0’
‘0’ = Bit is cleared
U = Unimplemented bit, read as ‘0’
‘0’ = Bit is cleared
VSLEN3
VSST3
R/W-0
R/W-0
HENST3
VENST3
R/W-0
R/W-0
SYNC
signal to toggle; minimum value is 1.
VSLEN2
VSST2
R/W-0
R/W-0
HENST2
VENST2
R/W-0
R/W-0
x = Bit is unknown
 2010 Microchip Technology Inc.
x = Bit is unknown
VSLEN1
SYNC
VSST1
R/W-0
R/W-0
VENST1
HENST1
R/W-0
R/W-0
active.
VSLEN0
VENST0
HENST0
VSST0
R/W-0
R/W-0
R/W-0
R/W-0
bit 8
bit 0
bit 8
bit 0

Related parts for PIC24FJ256DA210-I/PT