XC5VFX30T-1FFG665CES Xilinx Inc, XC5VFX30T-1FFG665CES Datasheet - Page 236

IC FPGA VIRTEX5FX 30K 665FCBGA

XC5VFX30T-1FFG665CES

Manufacturer Part Number
XC5VFX30T-1FFG665CES
Description
IC FPGA VIRTEX5FX 30K 665FCBGA
Manufacturer
Xilinx Inc
Series
Virtex™-5 FXTr

Specifications of XC5VFX30T-1FFG665CES

Number Of Logic Elements/cells
32768
Number Of Labs/clbs
2560
Total Ram Bits
2506752
Number Of I /o
360
Voltage - Supply
0.95 V ~ 1.05 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
665-BBGA, FCBGA
Lead Free Status / RoHS Status
Lead free / RoHS non-compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC5VFX30T-1FFG665CES
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC5VFX30T-1FFG665CES
Manufacturer:
XILINX
0
Part Number:
XC5VFX30T-1FFG665CES9992
Manufacturer:
XILINX
0
Chapter 6: SelectIO Resources
236
IOBUFDS
Virtex-5 FPGA SelectIO Attributes/Constraints
Location Constraints
IOSTANDARD Attribute
Figure 6-26
X-Ref Target - Figure 6-26
Access to some Virtex-5 FPGA I/O resource features (e.g., location constraints, input delay,
output drive strength, and slew rate) is available through the attributes/constraints
associated with these features. For more information a Constraints Guide is available on
the Xilinx website with syntax examples and VHDL/Verilog reference code. This guide is
available inside the Software Manuals at:
http://www.support.xilinx.com/support/software_manuals.htm
The location constraint (LOC) must be used to specify the I/O location of an instantiated
I/O primitive. The possible values for the location constraint are all the external port
identifiers (e.g., A8, M5, AM6, etc.). These values are device and package size dependent.
The LOC attribute uses the following syntax in the UCF file:
Example:
The IOSTANDARD attribute is available to choose the values for an I/O standard for all
I/O buffers. The supported I/O standards are listed in
attribute uses the following syntax in the UCF file:
The IOSTANDARD default for single-ended I/O is LVCMOS25, for differential I/Os the
default is LVDS_25.
INST <I/O_BUFFER_INSTANTIATION_NAME> LOC =
"<EXTERNAL_PORT_IDENTIFIER>";
INST MY_IO LOC=R7;
INST <I/O_BUFFER_INSTANTIATION_NAME> IOSTANDARD=”<IOSTANDARD VALUE>”;
Figure 6-26: Differential Input/Output Buffer Primitive (IOBUFDS)
shows the differential input/output buffer primitive.
3-state Input
from FPGA
O (Output)
to FPGA
I (Input)
www.xilinx.com
T
IOBUFDS
+
+
Table
IOB
IO
ug190_6_23_022806
I/O
to/from
device pad
6-39. The IOSTANDARD
Virtex-5 FPGA User Guide
UG190 (v5.3) May 17, 2010

Related parts for XC5VFX30T-1FFG665CES