ADF4153BRUZ Analog Devices Inc, ADF4153BRUZ Datasheet - Page 18

no-image

ADF4153BRUZ

Manufacturer Part Number
ADF4153BRUZ
Description
IC SYNTH PLL RF F-N FREQ 16TSSOP
Manufacturer
Analog Devices Inc
Type
Fractional N Synthesizer (RF)r
Datasheet

Specifications of ADF4153BRUZ

Pll
Yes
Input
CMOS
Output
Clock
Number Of Circuits
1
Ratio - Input:output
2:1
Differential - Input:output
Yes/No
Frequency - Max
4GHz
Divider/multiplier
No/Yes
Voltage - Supply
2.7 V ~ 3.3 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
16-TSSOP
Frequency-max
4GHz
Pll Type
Frequency Synthesis
Frequency
4GHz
Supply Current
20mA
Supply Voltage Range
2.7V To 3.3V
Digital Ic Case Style
TSSOP
No. Of Pins
16
Operating Temperature Range
-40°C To +85°C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
EVAL-ADF4153EBZ1 - BOARD EVAL FOR ADF4153
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ADF4153BRUZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Company:
Part Number:
ADF4153BRUZ
Quantity:
10 000
Part Number:
ADF4153BRUZ-RL7
Manufacturer:
ROHM
Quantity:
682
Company:
Part Number:
ADF4153BRUZ-RL7
Quantity:
254
ADF4153
INITIALIZATION SEQUENCE
The following initialization sequence should be followed upon
powering up the part:
1.
2.
3.
4.
5.
6.
The part now locks to the set frequency.
If using the phase resync function, an extra step is needed after
Step 3. This involves loading the R divider register with load
control = 1 and the required delay interval in place of the MOD
value. The previous sequence can then be followed ensuring
that in Step 4 the value of MOD is written to the R divider
register with load control = 0.
See the Spur Consistency and Phase Resync sections for more
information on the phase resync feature.
RF SYNTHESIZER: A WORKED EXAMPLE
The following equation governs how the synthesizer is
programmed:
where:
RF
INT is the integer division factor.
FRAC is the fractionality.
MOD is the modulus.
The PFD frequency is given by:
where:
REF
D is the RF REF
R is the RF reference division factor.
OUT
IN
Write all zeros to the noise and spur register. This ensures
that all test modes are cleared.
Write again to the noise and spur register, this time
selecting which noise and spur mode is required. For
example, writing Hexadecimal 0003C7 to the part selects
lowest noise mode.
Enable the counter reset in the control register by writing a
1 to DB2; also select the required settings in the control
register. If using the phase resync function, set the resync
bits to the required settings.
Load the R divider register (with load control DB23
set to 0).
Load the N divider register.
Disable the counter reset by writing a 0 to DB2 in the
control register.
RF
F
PFD
is the RF frequency output.
is the reference frequency input.
OUT
= [REF
= [INT + (FRAC/MOD)] × [F
IN
IN
doubler bit.
× (1 + D)/R]
PFD
]
Rev. D | Page 18 of 24
(3)
(4)
For example, in a GSM 1800 system, where 1.8 GHz RF
frequency output (RF
frequency input (REF
resolution (f
From Equation 4:
MODULUS
The choice of modulus (MOD) depends on the reference signal
(REF
the RF output. For example, a GSM system with 13 MHz REF
the modulus to 65. This means that the RF output resolution (f
is the 200 kHz (13 MHz/65) necessary for GSM. With dither off,
the fractional spur interval depends on the modulus values chosen.
See Table 11 for more information.
REFERENCE DOUBLER AND REFERENCE DIVIDER
The reference doubler on-chip allows the input reference signal
to be doubled. This is useful for increasing the PFD comparison
frequency. Making the PFD frequency higher improves the
noise performance of the system. Doubling the PFD frequency
usually improves noise performance by 3 dB. It is important to
note that the PFD cannot be operated above 32 MHz due to a
limitation in the speed of the Σ-Δ circuit of the N divider.
12-BIT PROGRAMMABLE MODULUS
Unlike most other fractional-N PLLs, the ADF4153 allows the
user to program the modulus over a 12-bit range. This means
that the user can set up the part in many different configu-
rations for the application, when combined with the reference
doubler and the 4-bit R counter.
The following is an example of an application that requires
1.75 GHz RF and 200 kHz channel step resolution. The system
has a 13 MHz reference signal.
One possible setup is feeding the 13 MHz directly to the PFD
and programming the modulus to divide by 65. This results in
the required 200 kHz resolution.
Another possible setup is using the reference doubler to create
26 MHz from the 13 MHz input signal. This 26 MHz is then fed
into the PFD. The modulus is now programmed to divide by
130. This also results in 200 kHz resolution and offers superior
phase noise performance over the previous setup.
MOD = REF
MOD = 13 MHz/200 kHz = 65
F
1.8 G = 13 MHz × (INT + FRAC/65)
where INT = 138; FRAC = 30
IN
PFD
) available and the channel resolution (f
= [13 MHz × (1 + 0)/1] = 13 MHz
RES
) is required on the RF output.
IN
/f
RES
OUT
IN
) is available and a 200 kHz channel
) is required, a 13 MHz reference
RES
) required at
IN
RES
sets
(5)
(6)
)

Related parts for ADF4153BRUZ