ADF4153BRUZ Analog Devices Inc, ADF4153BRUZ Datasheet - Page 10

no-image

ADF4153BRUZ

Manufacturer Part Number
ADF4153BRUZ
Description
IC SYNTH PLL RF F-N FREQ 16TSSOP
Manufacturer
Analog Devices Inc
Type
Fractional N Synthesizer (RF)r
Datasheet

Specifications of ADF4153BRUZ

Pll
Yes
Input
CMOS
Output
Clock
Number Of Circuits
1
Ratio - Input:output
2:1
Differential - Input:output
Yes/No
Frequency - Max
4GHz
Divider/multiplier
No/Yes
Voltage - Supply
2.7 V ~ 3.3 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
16-TSSOP
Frequency-max
4GHz
Pll Type
Frequency Synthesis
Frequency
4GHz
Supply Current
20mA
Supply Voltage Range
2.7V To 3.3V
Digital Ic Case Style
TSSOP
No. Of Pins
16
Operating Temperature Range
-40°C To +85°C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
EVAL-ADF4153EBZ1 - BOARD EVAL FOR ADF4153
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ADF4153BRUZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Company:
Part Number:
ADF4153BRUZ
Quantity:
10 000
Part Number:
ADF4153BRUZ-RL7
Manufacturer:
ROHM
Quantity:
682
Company:
Part Number:
ADF4153BRUZ-RL7
Quantity:
254
ADF4153
PHASE FREQUENCY DETECTOR (PFD) AND
CHARGE PUMP
The PFD takes inputs from the R counter and N counter and
produces an output proportional to the phase and frequency
difference between them. Figure 14 is a simplified schematic of
the phase frequency detector. The PFD includes a fixed delay
element that sets the width of the antibacklash pulse, which is
typically 3 ns. This pulse ensures that there is no dead zone in the
PFD transfer function and gives a consistent reference spur level.
MUXOUT AND LOCK DETECT
The output multiplexer on the ADF4153 allows the user to
access various internal points on the chip. The state of MUXOUT
is controlled by M3, M2, and M1 (see Table 8). Figure 15 shows
the MUXOUT section in block diagram form.
ANALOG LOCK DETECT
THREE-STATE OUTPUT
DIGITAL LOCK DETECT
R COUNTER DIVIDER
N COUNTER DIVIDER
+IN
–IN
HI
HI
LOGIC HIGH
LOGIC LOW
D2
D1
CLR1
CLR2
U1
U2
Figure 14. PFD Simplified Schematic
Q1
Q2
Figure 15. MUXOUT Schematic
UP
DOWN
DELAY
MUX
U3
CONTROL
CHARGE
PUMP
DGND
DV
DD
MUXOUT
CP
Rev. D | Page 10 of 24
s
INPUT SHIFT REGISTERS
The ADF4153 digital section includes a 4-bit RF R counter,
a 9-bit RF N counter, a 12-bit FRAC counter, and a 12-bit
modulus counter. Data is clocked into the 24-bit shift register
on each rising edge of CLK. The data is clocked in MSB first.
Data is transferred from the shift register to one of four latches
on the rising edge of LE. The destination latch is determined by
the state of the two control bits (C2 and C1) in the shift register.
These are the 2 LSBs, DB1 and DB0, as shown in Figure 2. The
truth table for these bits is shown in Table 5. Table 6 shows a
summary of how the registers are programmed.
PROGRAM MODES
Table 5 through Table 10 show how to set up the program
modes in the ADF4153.
The ADF4153 programmable modulus is double buffered. This
means that two events have to occur before the part uses a new
modulus value. First, the new modulus value is latched into the
device by writing to the R divider register. Second, a new write
must be performed on the N divider register. Therefore, to
ensure that the modulus value is loaded correctly, the N divider
register must be written to any time that the modulus value is
updated.
Table 5. C2 and C1 Truth Table
C2
0
0
1
1
Control Bits
0
C1
0
1
1
Register
N Divider Register
R Divider Register
Control Register
Noise and Spur Register

Related parts for ADF4153BRUZ